SlideShare a Scribd company logo
1 of 13
Presentation of Summer Research Project
On
“Performance Estimation of Junctionless Transistor and
its applications ”
Presented by
Durga Rao Gundu
(217EE1155)
DEPARTMENT OF ELECTRICAL ENGINEERING
NATIONAL INSTITUTE OF TECHNOLOGY ,ROURKELA
WHY Junctionless Transistor ??
 Moore’s Law
“NO of transistors doubles every 18 months on a chip ”
 Low Power
“Depends on VDD ”
 Short Channel Effects
“Leakage Currents ”
 Fabrication Challenges
“P-N junctions ”
Figure 1: Current trend in semiconductor industry
Structure and Operation of Junctionless Transistor
NO PN junction in source-channel-drain path.
Channel Region is highly doped (8*1018 -8*1019).
ΦMS = ΦM − (𝜒 +
𝐸 𝑔
2
+ 𝑘𝑇𝑙𝑛(
𝑁 𝐷
𝑛 𝑖
))
(a) subthreshold fully-depleted,
(b) linear partially-depleted,
(c) saturation partially-depleted,
(d) linear accumulated,
(e) linear accumulated & partially-depleted,
(f) saturation accumulated & partially depleted,
Figure 2: Current conditions depending on gate and drain
biases
COMPARISON OF JT AND JLT
JUNCTION TRANSISTOR JUNCTION LESS TRANSISTOR
1.High electric field 1.Less electric field (no decrease in
mobility)
2. Major carrier make itself barrier to
carrier scattering
2. No barrier, so high current drive
3.Complex and expensive Fabrication. 3. No annealing, implantation, easy
fabrication
4. Short channel effects 4. Reduced short channel effects
5. Surface conduction 5. Bulk conduction
6. Doping is low 6. Doping is high in the channel
Applications of JLT
Memories Applications.
Major focus on DRAM
Retention time (RT)
Sense Margin (SM)
Figure 3: Conventional DRAM
Results
Parameters DGMOS DGJLT
Wf 4.8ev 5.1ev
VTH (Volts) 0.5935 0.70633
IOFF(A) 2e-14 8e-16
Subthreshold swing
(mV/dec)
71.92 67.56
DIBL (mV/V) 58.63 76.57
ION (A) 2.1e-4 1.4e-4
Tsi=8nm, ND =1.5*1019 atoms/cm3 for DGMOS and
NA =21015 atoms/cm3 L=20nm, LD, LS =20nm
Figure 4: Structure of DGJLT and DGMOS
Figure 5: Id Vs Vg for DGMOS and DGJLT
Length Variation in DGJLT
Length in nm SS
(mV/decade)
IOFF(A) DIBL (mV/V) IDsat (A)
60 57.7 7.325e-13 69.52 1.1632e-4
80 55.5 6.56e-13 64.65 9.6012e-5
120 57.1 6.009e-13 57.52 8.28e-5
Figure.6 different channel lengths, L = 60 nm, 80 nm and 120 nm, while
Tsi,EOT and ND, are kept constant at 10 nm, 1 nm and 1.5x1019 cm-3
respectively,
 drain currents is higher for lower channel lengths when
all other parameters are kept constant.
Channel Thickness Variation in DGJLT
Tsi in nm SS
(mV/decade)
IOFF(A) DIBL (mV/V) IDsat (A)
6 60.3 2.5e-17 51.05 1.1632e-4
8 58.5 7.7e-16 80.94 1.49e-4
10 64.7 1.85e-13 87.63 1.855e-4
Figure 7: different channel thicknesses, Tsi = 6 nm, 8 nm and 10 nm,
while EOT, L and ND are kept constant at 1 nm, 20 nm and 1.5x1019 cm-3
respectively
 The number of bulk carriers and hence the drain current
depend appreciably on the silicon thickness and its value is
highest for Tsi= 10 nm.
 As thickness decreases IOFF decreases and Vth
increases.
Concentration Variation in DGJLT
Concentration
in 1019 cm-3
SS
(mV/decade)
IOFF(A) DIBL (mV/V) IDsat (A)
1 64.9 2.2e-15 74.31 1.432e-4
1.3 66.6 3.1e-14 83.78 1.69e-4
1.5 68.7 1.85e-13 88.52 1.855e-4
Figure 8: different channel doping concentrations. ND= 1x1019 cm-3.
1.3x1019cm-3 and 1.5x1019cm-3, while at Tsi, L and EOT are kept constant
at 10 nm. 20 nm and 1 nm respectively.
 Drain current is highest for ND = 1.5x1019 cm-3.
 As concentration increases IOFF increases
 As concentration increases Vth decreases.
Conclusion
 This Structure is having near Ideal subthreshold slope, close to 60mv/dec at
room temperature.
This is best for very thin silicon thickness as Nanowires.
Controlling the cross section appears to be a critical key parameter for threshold
voltage tuning.
As SS is near to ideal and Ioff is less which make JLT better for Digital Application.
Future Work
Optimization of the device to get better performance.
Use the optimized device in designing the DRAM to improve the two important
parameters Retention time (RT) and Sense Margin (SM).
References
 J.-P. Colinge et al., “Nanowire transistors without junctions,” Nature Nano technol., vol. 5, pp. 225–229, Feb.
2010, doi:10.1038/nnano.2010.15.
 International Technology Roadmap for Semiconductors, 2015, www.itrs.net.
 S.-J. Choi, D.-I. Moon, S. Kim, J. Duarte and Y.-K. Choi, "Sensitivity of threshold voltage to nanowire width
variation in junctionless transistors". IEEE Electron Device Lett..vol. 32, no. 2, pp. 125-127. Feb. 2011.
 Y. J. Yoon, J. H. Seo, M. S. Cho, B. G. Kim, S. H. Lee, and I. M. Kang, “Capacitorless one-transistor dynamic
random access memory based on double-gate GaAs junctionless transistor,” Jpn. J. Appl. Phys., vol. 56, pp.
1–6, Apr. 2017, doi: 10.7567/JJAP.56.06GF01.
THANK YOU

More Related Content

What's hot

What's hot (20)

Finfet Technology
Finfet TechnologyFinfet Technology
Finfet Technology
 
Introduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETIntroduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFET
 
Finfets
FinfetsFinfets
Finfets
 
Mos short channel effects
Mos short channel effectsMos short channel effects
Mos short channel effects
 
MOS Capacitor
MOS CapacitorMOS Capacitor
MOS Capacitor
 
MOSFET and Short channel effects
MOSFET and Short channel effectsMOSFET and Short channel effects
MOSFET and Short channel effects
 
Power dissipation cmos
Power dissipation cmosPower dissipation cmos
Power dissipation cmos
 
Second order effects
Second order effectsSecond order effects
Second order effects
 
Analytical Modeling of Tunneling Field Effect Transistor (TFET)
Analytical Modeling of Tunneling Field Effect Transistor (TFET)Analytical Modeling of Tunneling Field Effect Transistor (TFET)
Analytical Modeling of Tunneling Field Effect Transistor (TFET)
 
MOSFET_Scaling5012.ppt
MOSFET_Scaling5012.pptMOSFET_Scaling5012.ppt
MOSFET_Scaling5012.ppt
 
GAA nano wire FET
GAA nano wire FETGAA nano wire FET
GAA nano wire FET
 
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGNSHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
 
CMOS Topic 5 -_cmos_inverter
CMOS Topic 5 -_cmos_inverterCMOS Topic 5 -_cmos_inverter
CMOS Topic 5 -_cmos_inverter
 
Silicon on Insulator (SOI) Technology
Silicon on Insulator (SOI) TechnologySilicon on Insulator (SOI) Technology
Silicon on Insulator (SOI) Technology
 
Short channel effects
Short channel effectsShort channel effects
Short channel effects
 
RF Module Design - [Chapter 7] Voltage-Controlled Oscillator
RF Module Design - [Chapter 7] Voltage-Controlled OscillatorRF Module Design - [Chapter 7] Voltage-Controlled Oscillator
RF Module Design - [Chapter 7] Voltage-Controlled Oscillator
 
15 mosfet threshold voltage
15 mosfet threshold voltage15 mosfet threshold voltage
15 mosfet threshold voltage
 
CMOS TG
CMOS TGCMOS TG
CMOS TG
 
Low power vlsi design ppt
Low power vlsi design pptLow power vlsi design ppt
Low power vlsi design ppt
 
Rc delay modelling in vlsi
Rc delay modelling in vlsiRc delay modelling in vlsi
Rc delay modelling in vlsi
 

Similar to Junctionless Transistor

RBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistorRBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistor
Hema N
 
Low leakage junctionless vetical pillar transistor
Low leakage junctionless vetical pillar transistorLow leakage junctionless vetical pillar transistor
Low leakage junctionless vetical pillar transistor
YU-CHUN YIN
 
Introduction gadgets have gained a lot of attention.pdf
Introduction gadgets have gained a lot of attention.pdfIntroduction gadgets have gained a lot of attention.pdf
Introduction gadgets have gained a lot of attention.pdf
bkbk37
 

Similar to Junctionless Transistor (20)

Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
 
CNFET Technology
CNFET TechnologyCNFET Technology
CNFET Technology
 
RBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistorRBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistor
 
Impact of Gate Length Modulation On a Al0.83Ga0.17N/GaN Dual Double Gate MOSH...
Impact of Gate Length Modulation On a Al0.83Ga0.17N/GaN Dual Double Gate MOSH...Impact of Gate Length Modulation On a Al0.83Ga0.17N/GaN Dual Double Gate MOSH...
Impact of Gate Length Modulation On a Al0.83Ga0.17N/GaN Dual Double Gate MOSH...
 
SOTA.pptx
SOTA.pptxSOTA.pptx
SOTA.pptx
 
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
 
Geometric and process design of ultra-thin junctionless double gate vertical ...
Geometric and process design of ultra-thin junctionless double gate vertical ...Geometric and process design of ultra-thin junctionless double gate vertical ...
Geometric and process design of ultra-thin junctionless double gate vertical ...
 
Ijetcas14 647
Ijetcas14 647Ijetcas14 647
Ijetcas14 647
 
ECE 6030 Device Electronics.docx
ECE 6030 Device Electronics.docxECE 6030 Device Electronics.docx
ECE 6030 Device Electronics.docx
 
Low leakage junctionless vetical pillar transistor
Low leakage junctionless vetical pillar transistorLow leakage junctionless vetical pillar transistor
Low leakage junctionless vetical pillar transistor
 
mosfet scaling_
mosfet scaling_mosfet scaling_
mosfet scaling_
 
MOSFET_Scaling0803.ppt
MOSFET_Scaling0803.pptMOSFET_Scaling0803.ppt
MOSFET_Scaling0803.ppt
 
Contact Resistance of Graphene/Single-Walled Carbon Nanotube Thin Film Transi...
Contact Resistance of Graphene/Single-Walled Carbon Nanotube Thin Film Transi...Contact Resistance of Graphene/Single-Walled Carbon Nanotube Thin Film Transi...
Contact Resistance of Graphene/Single-Walled Carbon Nanotube Thin Film Transi...
 
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog ApplicationDual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
 
Kg3418451855
Kg3418451855Kg3418451855
Kg3418451855
 
Introduction gadgets have gained a lot of attention.pdf
Introduction gadgets have gained a lot of attention.pdfIntroduction gadgets have gained a lot of attention.pdf
Introduction gadgets have gained a lot of attention.pdf
 
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
 
Doering
DoeringDoering
Doering
 
Analysis of analog and RF behaviors in junctionless double gate vertical MOSFET
Analysis of analog and RF behaviors in junctionless double gate vertical MOSFETAnalysis of analog and RF behaviors in junctionless double gate vertical MOSFET
Analysis of analog and RF behaviors in junctionless double gate vertical MOSFET
 
Performance Evaluation of GaN Based Thin Film Transistor using TCAD Simulation
Performance Evaluation of GaN Based Thin Film Transistor using TCAD Simulation Performance Evaluation of GaN Based Thin Film Transistor using TCAD Simulation
Performance Evaluation of GaN Based Thin Film Transistor using TCAD Simulation
 

Recently uploaded

VIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 BookingVIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 Booking
dharasingh5698
 
Call Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort ServiceCall Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
9953056974 Low Rate Call Girls In Saket, Delhi NCR
 
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
dollysharma2066
 
notes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.pptnotes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.ppt
MsecMca
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Kandungan 087776558899
 
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoorTop Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
dharasingh5698
 
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort ServiceCall Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
9953056974 Low Rate Call Girls In Saket, Delhi NCR
 

Recently uploaded (20)

VIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 BookingVIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Palanpur 7001035870 Whatsapp Number, 24/07 Booking
 
Call Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort ServiceCall Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Ramesh Nagar Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
 
Unleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapUnleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leap
 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.ppt
 
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
 
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
 
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
 
Employee leave management system project.
Employee leave management system project.Employee leave management system project.
Employee leave management system project.
 
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS Lambda
 
UNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its PerformanceUNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its Performance
 
notes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.pptnotes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.ppt
 
Water Industry Process Automation & Control Monthly - April 2024
Water Industry Process Automation & Control Monthly - April 2024Water Industry Process Automation & Control Monthly - April 2024
Water Industry Process Automation & Control Monthly - April 2024
 
22-prompt engineering noted slide shown.pdf
22-prompt engineering noted slide shown.pdf22-prompt engineering noted slide shown.pdf
22-prompt engineering noted slide shown.pdf
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
 
Hostel management system project report..pdf
Hostel management system project report..pdfHostel management system project report..pdf
Hostel management system project report..pdf
 
A Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna MunicipalityA Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna Municipality
 
(INDIRA) Call Girl Aurangabad Call Now 8617697112 Aurangabad Escorts 24x7
(INDIRA) Call Girl Aurangabad Call Now 8617697112 Aurangabad Escorts 24x7(INDIRA) Call Girl Aurangabad Call Now 8617697112 Aurangabad Escorts 24x7
(INDIRA) Call Girl Aurangabad Call Now 8617697112 Aurangabad Escorts 24x7
 
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoorTop Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
 
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort ServiceCall Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
 

Junctionless Transistor

  • 1. Presentation of Summer Research Project On “Performance Estimation of Junctionless Transistor and its applications ” Presented by Durga Rao Gundu (217EE1155) DEPARTMENT OF ELECTRICAL ENGINEERING NATIONAL INSTITUTE OF TECHNOLOGY ,ROURKELA
  • 2. WHY Junctionless Transistor ??  Moore’s Law “NO of transistors doubles every 18 months on a chip ”  Low Power “Depends on VDD ”  Short Channel Effects “Leakage Currents ”  Fabrication Challenges “P-N junctions ” Figure 1: Current trend in semiconductor industry
  • 3. Structure and Operation of Junctionless Transistor NO PN junction in source-channel-drain path. Channel Region is highly doped (8*1018 -8*1019). ΦMS = ΦM − (𝜒 + 𝐸 𝑔 2 + 𝑘𝑇𝑙𝑛( 𝑁 𝐷 𝑛 𝑖 )) (a) subthreshold fully-depleted, (b) linear partially-depleted, (c) saturation partially-depleted, (d) linear accumulated, (e) linear accumulated & partially-depleted, (f) saturation accumulated & partially depleted, Figure 2: Current conditions depending on gate and drain biases
  • 4. COMPARISON OF JT AND JLT JUNCTION TRANSISTOR JUNCTION LESS TRANSISTOR 1.High electric field 1.Less electric field (no decrease in mobility) 2. Major carrier make itself barrier to carrier scattering 2. No barrier, so high current drive 3.Complex and expensive Fabrication. 3. No annealing, implantation, easy fabrication 4. Short channel effects 4. Reduced short channel effects 5. Surface conduction 5. Bulk conduction 6. Doping is low 6. Doping is high in the channel
  • 5. Applications of JLT Memories Applications. Major focus on DRAM Retention time (RT) Sense Margin (SM) Figure 3: Conventional DRAM
  • 6. Results Parameters DGMOS DGJLT Wf 4.8ev 5.1ev VTH (Volts) 0.5935 0.70633 IOFF(A) 2e-14 8e-16 Subthreshold swing (mV/dec) 71.92 67.56 DIBL (mV/V) 58.63 76.57 ION (A) 2.1e-4 1.4e-4 Tsi=8nm, ND =1.5*1019 atoms/cm3 for DGMOS and NA =21015 atoms/cm3 L=20nm, LD, LS =20nm Figure 4: Structure of DGJLT and DGMOS Figure 5: Id Vs Vg for DGMOS and DGJLT
  • 7. Length Variation in DGJLT Length in nm SS (mV/decade) IOFF(A) DIBL (mV/V) IDsat (A) 60 57.7 7.325e-13 69.52 1.1632e-4 80 55.5 6.56e-13 64.65 9.6012e-5 120 57.1 6.009e-13 57.52 8.28e-5 Figure.6 different channel lengths, L = 60 nm, 80 nm and 120 nm, while Tsi,EOT and ND, are kept constant at 10 nm, 1 nm and 1.5x1019 cm-3 respectively,  drain currents is higher for lower channel lengths when all other parameters are kept constant.
  • 8. Channel Thickness Variation in DGJLT Tsi in nm SS (mV/decade) IOFF(A) DIBL (mV/V) IDsat (A) 6 60.3 2.5e-17 51.05 1.1632e-4 8 58.5 7.7e-16 80.94 1.49e-4 10 64.7 1.85e-13 87.63 1.855e-4 Figure 7: different channel thicknesses, Tsi = 6 nm, 8 nm and 10 nm, while EOT, L and ND are kept constant at 1 nm, 20 nm and 1.5x1019 cm-3 respectively  The number of bulk carriers and hence the drain current depend appreciably on the silicon thickness and its value is highest for Tsi= 10 nm.  As thickness decreases IOFF decreases and Vth increases.
  • 9. Concentration Variation in DGJLT Concentration in 1019 cm-3 SS (mV/decade) IOFF(A) DIBL (mV/V) IDsat (A) 1 64.9 2.2e-15 74.31 1.432e-4 1.3 66.6 3.1e-14 83.78 1.69e-4 1.5 68.7 1.85e-13 88.52 1.855e-4 Figure 8: different channel doping concentrations. ND= 1x1019 cm-3. 1.3x1019cm-3 and 1.5x1019cm-3, while at Tsi, L and EOT are kept constant at 10 nm. 20 nm and 1 nm respectively.  Drain current is highest for ND = 1.5x1019 cm-3.  As concentration increases IOFF increases  As concentration increases Vth decreases.
  • 10. Conclusion  This Structure is having near Ideal subthreshold slope, close to 60mv/dec at room temperature. This is best for very thin silicon thickness as Nanowires. Controlling the cross section appears to be a critical key parameter for threshold voltage tuning. As SS is near to ideal and Ioff is less which make JLT better for Digital Application.
  • 11. Future Work Optimization of the device to get better performance. Use the optimized device in designing the DRAM to improve the two important parameters Retention time (RT) and Sense Margin (SM).
  • 12. References  J.-P. Colinge et al., “Nanowire transistors without junctions,” Nature Nano technol., vol. 5, pp. 225–229, Feb. 2010, doi:10.1038/nnano.2010.15.  International Technology Roadmap for Semiconductors, 2015, www.itrs.net.  S.-J. Choi, D.-I. Moon, S. Kim, J. Duarte and Y.-K. Choi, "Sensitivity of threshold voltage to nanowire width variation in junctionless transistors". IEEE Electron Device Lett..vol. 32, no. 2, pp. 125-127. Feb. 2011.  Y. J. Yoon, J. H. Seo, M. S. Cho, B. G. Kim, S. H. Lee, and I. M. Kang, “Capacitorless one-transistor dynamic random access memory based on double-gate GaAs junctionless transistor,” Jpn. J. Appl. Phys., vol. 56, pp. 1–6, Apr. 2017, doi: 10.7567/JJAP.56.06GF01.