SlideShare une entreprise Scribd logo
1  sur  14
Presented by..
         S.Noor Mohammad
Vedic
Mathematics
The delay associated with the array multiplier is the
 Array
              time taken by the signals to propagate through the
Multiplier
              gates that form the multiplication array.




             Large booth arrays are required for high speed
             multiplication and exponential operations which in
             turn require large partial sum and partial carry
 Booth       registers.
Multiplier
             Multiplication of two n-bit operands using a radix-4
             booth recording multiplier requires approximately n
             / (2m) clock cycles to generate the least significant
             half of the final product, where m is the number of
             Booth recorder adder stages. Thus, a large
             propagation delay is associated with this case.
What is Vedic Mathematics..?


       The word „Vedic‟ is derived from the word „veda‟
       which means the store-house of all knowledge.

         Jagadguru Shankaracharya Bharati Krishna Teerthaji
                       Maharaja (1884-1960)

       Vedic Mathematics is the ancient methodology of
       Indian mathematics which has a unique technique of
       calculations based on 16 Sutras (Formulae).

       It covers explanation of several modern mathematical
       terms including arithmetic, geometry (plane, co-
       ordinate), trigonometry, quadratic
       equations, factorization and even calculus.
16 Suthras(Formules) in Vedic Mathematics
                              1) (Anurupye) Shunyamanyat
                                   2) Chalana-Kalanabyham
                                          3) Ekadhikina Purvena
                                              4) Ekanyunena Purvena
                                                5) Gunakasamuchyah
  16) Yaavadunam                                  6) Gunitasamuchyah
15) Vyashtisamanstih                            7)Nikhilam Navatashcaramam
14) Urdhva-tiryakbhyam                          Dashatah
13) Sopaantyadvayamantyam                  8) Paraavartya Yojayet
12) Shunyam Saamyasamuccaye           9) Puranapuranabyham
   11) Shesanyankena Charamena   10) Sankalana- vyavakalanabhyam
Conventional method for 4-bit
            multiplication.

3256*7384
                 3256
                *7384

                 13024            Memory usage is high
                                     for each stage
                26048+             and causes delay in
                9768++                 execution

              22792+++
              24042304
How to reduce memory usage capability and propogation delay for a
complex multiplication.




                        3256                         Here it is
                       *7384
                       24042304

                                  Reduces Complexity levels
                                    Decrese memory usage capacity
                                      Less Propagation delay
           HOW..
                          ….?
1. CP X0 = X0 * Y0 = A
      Y0

2. CP X1 X0 = X1 * Y0+X0 * Y1 = B
      Y1 Y0

3. CP X2 X1 X0 = X2 * Y0 +X0 * Y2 +X1 * Y1 = C
      Y2 Y1 Y0

4. CP X3 X2 X1 X0 = X3 * Y0 +X0 * Y3+X2 * Y1 +X1 *Y2 = D
      Y3 Y2 Y1 Y0

5. CP X3 X2 X1 = X3 * Y1+X1 * Y3+X2 * Y2 = E
      Y3 Y2 Y1
6. CP X3 X2 = X3 * Y2+X2 * Y3 = F
      Y3 Y2
7 CP X3 = X3 * Y3 = G
     Y3
Hardware architecture of the Urdhva tiryakbhyam
multiplier
Where it can be used
                    Basic Applications: Vedic Mathematics is a branch of
                    Mathematics which teaches pattern-observation and
                    faster calculations.
                    Vedic Mathematics covers Arithmatics
                    Decimal operations in all decimal work,
                    Ratios,               Proportions,
                    Trigonometry,         Percentages,
                    Averages,            Interest,        Annuities,
                    Discount,            the Centre of Gravity of Hemispheres,
                    Transformation of Equations,       Dynamics,
                    Statistics,           Hydro Statistics,
                    Pneumatics,          Applied Mechanics,
                    Solid Geometry, Plane Spherical
                    Trigonometry, Astronomy, etc.
ASCI Application: The propagation delay of the resulting
(16, 16)x(16, 16) complex multiplier is only 4ns and
consume 6.5 mW power. We achieved almost 25%
improvement in speed from earlier reported complex
multipliers, e.g. parallel adder and DA based architectures.
Vedic Mathematics.ppt

Contenu connexe

Tendances (20)

Vedic maths sutras
Vedic maths  sutrasVedic maths  sutras
Vedic maths sutras
 
Vedic maths
Vedic mathsVedic maths
Vedic maths
 
Vedicmath
VedicmathVedicmath
Vedicmath
 
Vedicmaths 09 12
Vedicmaths 09 12Vedicmaths 09 12
Vedicmaths 09 12
 
Vedic maths ppt by lakshay virmani
Vedic maths ppt by lakshay virmaniVedic maths ppt by lakshay virmani
Vedic maths ppt by lakshay virmani
 
Vedic math
Vedic mathVedic math
Vedic math
 
Vedic Mathematics For All
Vedic Mathematics For AllVedic Mathematics For All
Vedic Mathematics For All
 
Maths Project Power Point Presentation
Maths Project Power Point PresentationMaths Project Power Point Presentation
Maths Project Power Point Presentation
 
Vedic mathematics Tricks and Shortcuts
Vedic mathematics Tricks and ShortcutsVedic mathematics Tricks and Shortcuts
Vedic mathematics Tricks and Shortcuts
 
vedic maths
vedic maths vedic maths
vedic maths
 
PPT on Vedic maths
PPT on Vedic mathsPPT on Vedic maths
PPT on Vedic maths
 
Beauty of mathematics dfs
Beauty of mathematics dfsBeauty of mathematics dfs
Beauty of mathematics dfs
 
Sadiq maths ppt
Sadiq maths pptSadiq maths ppt
Sadiq maths ppt
 
Wonders in maths
Wonders in mathsWonders in maths
Wonders in maths
 
Number Systems
Number Systems Number Systems
Number Systems
 
The beauty of mathematics
The beauty of mathematicsThe beauty of mathematics
The beauty of mathematics
 
Applications of linear algebra in computer science
Applications of linear algebra in computer scienceApplications of linear algebra in computer science
Applications of linear algebra in computer science
 
Complex Numbers
Complex NumbersComplex Numbers
Complex Numbers
 
Math puzzles
Math puzzlesMath puzzles
Math puzzles
 
Matrices ppt
Matrices pptMatrices ppt
Matrices ppt
 

En vedette

vedic mathematics based MAC unit
vedic mathematics based MAC unitvedic mathematics based MAC unit
vedic mathematics based MAC unitNavya Shree
 
OPTIMIZED REVERSIBLE VEDIC MULTIPLIERS
OPTIMIZED REVERSIBLE VEDIC MULTIPLIERSOPTIMIZED REVERSIBLE VEDIC MULTIPLIERS
OPTIMIZED REVERSIBLE VEDIC MULTIPLIERSUday Prakash
 
Abacus
AbacusAbacus
Abacushplap
 
Vedic mathematics details
Vedic mathematics detailsVedic mathematics details
Vedic mathematics detailsSahil Goel
 
MAC UNIT USING DIFFERENT MULTIPLIERS
MAC UNIT USING DIFFERENT MULTIPLIERSMAC UNIT USING DIFFERENT MULTIPLIERS
MAC UNIT USING DIFFERENT MULTIPLIERSBhamidipati Gayatri
 
VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...
VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...
VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...iosrjce
 
Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...
Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...
Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...IJSRD
 
A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...
A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...
A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...Kumar Goud
 
ધોરણ - 10 પ્રકરણ 8 ભારત - કુદરતી સંસાધનો
ધોરણ - 10  પ્રકરણ 8 ભારત - કુદરતી સંસાધનોધોરણ - 10  પ્રકરણ 8 ભારત - કુદરતી સંસાધનો
ધોરણ - 10 પ્રકરણ 8 ભારત - કુદરતી સંસાધનોSHETH C.M HIGH SCHOOL GANDHINAGAR
 
Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...
Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...
Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...Angel Yogi
 

En vedette (17)

Vedic math
Vedic mathVedic math
Vedic math
 
vedic mathematics based MAC unit
vedic mathematics based MAC unitvedic mathematics based MAC unit
vedic mathematics based MAC unit
 
OPTIMIZED REVERSIBLE VEDIC MULTIPLIERS
OPTIMIZED REVERSIBLE VEDIC MULTIPLIERSOPTIMIZED REVERSIBLE VEDIC MULTIPLIERS
OPTIMIZED REVERSIBLE VEDIC MULTIPLIERS
 
Abacus
AbacusAbacus
Abacus
 
Vedic mathematics details
Vedic mathematics detailsVedic mathematics details
Vedic mathematics details
 
Abacus & Vedic Maths Training
Abacus & Vedic Maths TrainingAbacus & Vedic Maths Training
Abacus & Vedic Maths Training
 
MAC UNIT USING DIFFERENT MULTIPLIERS
MAC UNIT USING DIFFERENT MULTIPLIERSMAC UNIT USING DIFFERENT MULTIPLIERS
MAC UNIT USING DIFFERENT MULTIPLIERS
 
Vedic
VedicVedic
Vedic
 
VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...
VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...
VLSI Implementation of Vedic Multiplier Using Urdhva– Tiryakbhyam Sutra in VH...
 
Abacus and its use
Abacus and its useAbacus and its use
Abacus and its use
 
Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...
Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...
Implementation of Vedic Multiplier in Image Compression Using Discrete Wavele...
 
A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...
A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...
A Time-Area-Power Efficient High Speed Vedic Mathematics Multiplier using Com...
 
ધોરણ - 10 પ્રકરણ 8 ભારત - કુદરતી સંસાધનો
ધોરણ - 10  પ્રકરણ 8 ભારત - કુદરતી સંસાધનોધોરણ - 10  પ્રકરણ 8 ભારત - કુદરતી સંસાધનો
ધોરણ - 10 પ્રકરણ 8 ભારત - કુદરતી સંસાધનો
 
Vedic Mathematics- 2x2 multiplication
Vedic Mathematics- 2x2 multiplicationVedic Mathematics- 2x2 multiplication
Vedic Mathematics- 2x2 multiplication
 
Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...
Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...
Design of High Performance 8,16,32-bit Vedic Multipliers using SCL PDK 180nm ...
 
Vedic multiplier
Vedic multiplierVedic multiplier
Vedic multiplier
 
Storage area network
Storage area networkStorage area network
Storage area network
 

Similaire à Vedic Mathematics.ppt

International Journal of Engineering Research and Development (IJERD)
International Journal of Engineering Research and Development (IJERD)International Journal of Engineering Research and Development (IJERD)
International Journal of Engineering Research and Development (IJERD)IJERD Editor
 
Lesson 2.3 division
Lesson 2.3 divisionLesson 2.3 division
Lesson 2.3 divisionA V Prakasam
 
On the High Dimentional Information Processing in Quaternionic Domain and its...
On the High Dimentional Information Processing in Quaternionic Domain and its...On the High Dimentional Information Processing in Quaternionic Domain and its...
On the High Dimentional Information Processing in Quaternionic Domain and its...IJAAS Team
 
A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)
A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)
A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)Amy Cernava
 
Hierarchical matrix techniques for maximum likelihood covariance estimation
Hierarchical matrix techniques for maximum likelihood covariance estimationHierarchical matrix techniques for maximum likelihood covariance estimation
Hierarchical matrix techniques for maximum likelihood covariance estimationAlexander Litvinenko
 
International Journal of Engineering Research and Development
International Journal of Engineering Research and DevelopmentInternational Journal of Engineering Research and Development
International Journal of Engineering Research and DevelopmentIJERD Editor
 
A Hybrid Approach for Real-time Room Acoustic Response Simulation
A Hybrid Approach for Real-time Room Acoustic Response SimulationA Hybrid Approach for Real-time Room Acoustic Response Simulation
A Hybrid Approach for Real-time Room Acoustic Response Simulationa3labdsp
 
Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...
Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...
Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...Beniamino Murgante
 
MSc Thesis Presentation
MSc Thesis PresentationMSc Thesis Presentation
MSc Thesis PresentationReem Sherif
 
05 Machine Learning - Supervised Fisher Classifier
05 Machine Learning - Supervised Fisher Classifier 05 Machine Learning - Supervised Fisher Classifier
05 Machine Learning - Supervised Fisher Classifier Andres Mendez-Vazquez
 
A small introduction into H-matrices which I gave for my colleagues
A small introduction into H-matrices which I gave for my colleaguesA small introduction into H-matrices which I gave for my colleagues
A small introduction into H-matrices which I gave for my colleaguesAlexander Litvinenko
 
Performance analysis of compressive sensing recovery algorithms for image pr...
Performance analysis of compressive sensing recovery  algorithms for image pr...Performance analysis of compressive sensing recovery  algorithms for image pr...
Performance analysis of compressive sensing recovery algorithms for image pr...IJECEIAES
 
A novel approach for high speed convolution of finite and infinite length seq...
A novel approach for high speed convolution of finite and infinite length seq...A novel approach for high speed convolution of finite and infinite length seq...
A novel approach for high speed convolution of finite and infinite length seq...eSAT Journals
 
Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...
Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...
Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...VIT-AP University
 
Wiener Filter Hardware Realization
Wiener Filter Hardware RealizationWiener Filter Hardware Realization
Wiener Filter Hardware RealizationSayan Chaudhuri
 
Getting started with chemometric classification
Getting started with chemometric classificationGetting started with chemometric classification
Getting started with chemometric classificationAlex Henderson
 

Similaire à Vedic Mathematics.ppt (20)

International Journal of Engineering Research and Development (IJERD)
International Journal of Engineering Research and Development (IJERD)International Journal of Engineering Research and Development (IJERD)
International Journal of Engineering Research and Development (IJERD)
 
Lesson 2.3 division
Lesson 2.3 divisionLesson 2.3 division
Lesson 2.3 division
 
Fk3110791084
Fk3110791084Fk3110791084
Fk3110791084
 
Vm1
Vm1Vm1
Vm1
 
On the High Dimentional Information Processing in Quaternionic Domain and its...
On the High Dimentional Information Processing in Quaternionic Domain and its...On the High Dimentional Information Processing in Quaternionic Domain and its...
On the High Dimentional Information Processing in Quaternionic Domain and its...
 
A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)
A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)
A Graph Theoretic Approach To Matrix Functions And Quantum Dynamics (PhD Thesis)
 
Hierarchical matrix techniques for maximum likelihood covariance estimation
Hierarchical matrix techniques for maximum likelihood covariance estimationHierarchical matrix techniques for maximum likelihood covariance estimation
Hierarchical matrix techniques for maximum likelihood covariance estimation
 
Ijet v5 i6p2
Ijet v5 i6p2Ijet v5 i6p2
Ijet v5 i6p2
 
International Journal of Engineering Research and Development
International Journal of Engineering Research and DevelopmentInternational Journal of Engineering Research and Development
International Journal of Engineering Research and Development
 
A Hybrid Approach for Real-time Room Acoustic Response Simulation
A Hybrid Approach for Real-time Room Acoustic Response SimulationA Hybrid Approach for Real-time Room Acoustic Response Simulation
A Hybrid Approach for Real-time Room Acoustic Response Simulation
 
Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...
Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...
Theories and Applications of Spatial-Temporal Data Mining and Knowledge Disco...
 
M3R.FINAL
M3R.FINALM3R.FINAL
M3R.FINAL
 
MSc Thesis Presentation
MSc Thesis PresentationMSc Thesis Presentation
MSc Thesis Presentation
 
05 Machine Learning - Supervised Fisher Classifier
05 Machine Learning - Supervised Fisher Classifier 05 Machine Learning - Supervised Fisher Classifier
05 Machine Learning - Supervised Fisher Classifier
 
A small introduction into H-matrices which I gave for my colleagues
A small introduction into H-matrices which I gave for my colleaguesA small introduction into H-matrices which I gave for my colleagues
A small introduction into H-matrices which I gave for my colleagues
 
Performance analysis of compressive sensing recovery algorithms for image pr...
Performance analysis of compressive sensing recovery  algorithms for image pr...Performance analysis of compressive sensing recovery  algorithms for image pr...
Performance analysis of compressive sensing recovery algorithms for image pr...
 
A novel approach for high speed convolution of finite and infinite length seq...
A novel approach for high speed convolution of finite and infinite length seq...A novel approach for high speed convolution of finite and infinite length seq...
A novel approach for high speed convolution of finite and infinite length seq...
 
Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...
Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...
Low Power 32×32 bit Multiplier Architecture based on Vedic Mathematics Using ...
 
Wiener Filter Hardware Realization
Wiener Filter Hardware RealizationWiener Filter Hardware Realization
Wiener Filter Hardware Realization
 
Getting started with chemometric classification
Getting started with chemometric classificationGetting started with chemometric classification
Getting started with chemometric classification
 

Dernier

The Future of Software Development - Devin AI Innovative Approach.pdf
The Future of Software Development - Devin AI Innovative Approach.pdfThe Future of Software Development - Devin AI Innovative Approach.pdf
The Future of Software Development - Devin AI Innovative Approach.pdfSeasiaInfotech2
 
Story boards and shot lists for my a level piece
Story boards and shot lists for my a level pieceStory boards and shot lists for my a level piece
Story boards and shot lists for my a level piececharlottematthew16
 
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024BookNet Canada
 
Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Mattias Andersson
 
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024BookNet Canada
 
Dev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebDev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebUiPathCommunity
 
DevEX - reference for building teams, processes, and platforms
DevEX - reference for building teams, processes, and platformsDevEX - reference for building teams, processes, and platforms
DevEX - reference for building teams, processes, and platformsSergiu Bodiu
 
Beyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry InnovationBeyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry InnovationSafe Software
 
Unraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfUnraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfAlex Barbosa Coqueiro
 
Vector Databases 101 - An introduction to the world of Vector Databases
Vector Databases 101 - An introduction to the world of Vector DatabasesVector Databases 101 - An introduction to the world of Vector Databases
Vector Databases 101 - An introduction to the world of Vector DatabasesZilliz
 
My INSURER PTE LTD - Insurtech Innovation Award 2024
My INSURER PTE LTD - Insurtech Innovation Award 2024My INSURER PTE LTD - Insurtech Innovation Award 2024
My INSURER PTE LTD - Insurtech Innovation Award 2024The Digital Insurer
 
Scanning the Internet for External Cloud Exposures via SSL Certs
Scanning the Internet for External Cloud Exposures via SSL CertsScanning the Internet for External Cloud Exposures via SSL Certs
Scanning the Internet for External Cloud Exposures via SSL CertsRizwan Syed
 
What's New in Teams Calling, Meetings and Devices March 2024
What's New in Teams Calling, Meetings and Devices March 2024What's New in Teams Calling, Meetings and Devices March 2024
What's New in Teams Calling, Meetings and Devices March 2024Stephanie Beckett
 
Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024Enterprise Knowledge
 
Unleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding ClubUnleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding ClubKalema Edgar
 
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks..."LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...Fwdays
 
CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):comworks
 
Human Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsHuman Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsMark Billinghurst
 
Ensuring Technical Readiness For Copilot in Microsoft 365
Ensuring Technical Readiness For Copilot in Microsoft 365Ensuring Technical Readiness For Copilot in Microsoft 365
Ensuring Technical Readiness For Copilot in Microsoft 3652toLead Limited
 

Dernier (20)

The Future of Software Development - Devin AI Innovative Approach.pdf
The Future of Software Development - Devin AI Innovative Approach.pdfThe Future of Software Development - Devin AI Innovative Approach.pdf
The Future of Software Development - Devin AI Innovative Approach.pdf
 
Story boards and shot lists for my a level piece
Story boards and shot lists for my a level pieceStory boards and shot lists for my a level piece
Story boards and shot lists for my a level piece
 
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
 
Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?
 
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
 
Dev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebDev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio Web
 
DevEX - reference for building teams, processes, and platforms
DevEX - reference for building teams, processes, and platformsDevEX - reference for building teams, processes, and platforms
DevEX - reference for building teams, processes, and platforms
 
Beyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry InnovationBeyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
 
Unraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfUnraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdf
 
Vector Databases 101 - An introduction to the world of Vector Databases
Vector Databases 101 - An introduction to the world of Vector DatabasesVector Databases 101 - An introduction to the world of Vector Databases
Vector Databases 101 - An introduction to the world of Vector Databases
 
My INSURER PTE LTD - Insurtech Innovation Award 2024
My INSURER PTE LTD - Insurtech Innovation Award 2024My INSURER PTE LTD - Insurtech Innovation Award 2024
My INSURER PTE LTD - Insurtech Innovation Award 2024
 
Scanning the Internet for External Cloud Exposures via SSL Certs
Scanning the Internet for External Cloud Exposures via SSL CertsScanning the Internet for External Cloud Exposures via SSL Certs
Scanning the Internet for External Cloud Exposures via SSL Certs
 
What's New in Teams Calling, Meetings and Devices March 2024
What's New in Teams Calling, Meetings and Devices March 2024What's New in Teams Calling, Meetings and Devices March 2024
What's New in Teams Calling, Meetings and Devices March 2024
 
DMCC Future of Trade Web3 - Special Edition
DMCC Future of Trade Web3 - Special EditionDMCC Future of Trade Web3 - Special Edition
DMCC Future of Trade Web3 - Special Edition
 
Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024
 
Unleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding ClubUnleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding Club
 
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks..."LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
 
CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):
 
Human Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsHuman Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR Systems
 
Ensuring Technical Readiness For Copilot in Microsoft 365
Ensuring Technical Readiness For Copilot in Microsoft 365Ensuring Technical Readiness For Copilot in Microsoft 365
Ensuring Technical Readiness For Copilot in Microsoft 365
 

Vedic Mathematics.ppt

  • 1. Presented by.. S.Noor Mohammad
  • 2.
  • 3.
  • 5. The delay associated with the array multiplier is the Array time taken by the signals to propagate through the Multiplier gates that form the multiplication array. Large booth arrays are required for high speed multiplication and exponential operations which in turn require large partial sum and partial carry Booth registers. Multiplier Multiplication of two n-bit operands using a radix-4 booth recording multiplier requires approximately n / (2m) clock cycles to generate the least significant half of the final product, where m is the number of Booth recorder adder stages. Thus, a large propagation delay is associated with this case.
  • 6. What is Vedic Mathematics..? The word „Vedic‟ is derived from the word „veda‟ which means the store-house of all knowledge. Jagadguru Shankaracharya Bharati Krishna Teerthaji Maharaja (1884-1960) Vedic Mathematics is the ancient methodology of Indian mathematics which has a unique technique of calculations based on 16 Sutras (Formulae). It covers explanation of several modern mathematical terms including arithmetic, geometry (plane, co- ordinate), trigonometry, quadratic equations, factorization and even calculus.
  • 7. 16 Suthras(Formules) in Vedic Mathematics 1) (Anurupye) Shunyamanyat 2) Chalana-Kalanabyham 3) Ekadhikina Purvena 4) Ekanyunena Purvena 5) Gunakasamuchyah 16) Yaavadunam 6) Gunitasamuchyah 15) Vyashtisamanstih 7)Nikhilam Navatashcaramam 14) Urdhva-tiryakbhyam Dashatah 13) Sopaantyadvayamantyam 8) Paraavartya Yojayet 12) Shunyam Saamyasamuccaye 9) Puranapuranabyham 11) Shesanyankena Charamena 10) Sankalana- vyavakalanabhyam
  • 8.
  • 9. Conventional method for 4-bit multiplication. 3256*7384 3256 *7384 13024 Memory usage is high for each stage 26048+ and causes delay in 9768++ execution 22792+++ 24042304
  • 10. How to reduce memory usage capability and propogation delay for a complex multiplication. 3256 Here it is *7384 24042304 Reduces Complexity levels Decrese memory usage capacity Less Propagation delay HOW.. ….?
  • 11. 1. CP X0 = X0 * Y0 = A Y0 2. CP X1 X0 = X1 * Y0+X0 * Y1 = B Y1 Y0 3. CP X2 X1 X0 = X2 * Y0 +X0 * Y2 +X1 * Y1 = C Y2 Y1 Y0 4. CP X3 X2 X1 X0 = X3 * Y0 +X0 * Y3+X2 * Y1 +X1 *Y2 = D Y3 Y2 Y1 Y0 5. CP X3 X2 X1 = X3 * Y1+X1 * Y3+X2 * Y2 = E Y3 Y2 Y1 6. CP X3 X2 = X3 * Y2+X2 * Y3 = F Y3 Y2 7 CP X3 = X3 * Y3 = G Y3
  • 12. Hardware architecture of the Urdhva tiryakbhyam multiplier
  • 13. Where it can be used Basic Applications: Vedic Mathematics is a branch of Mathematics which teaches pattern-observation and faster calculations. Vedic Mathematics covers Arithmatics Decimal operations in all decimal work, Ratios, Proportions, Trigonometry, Percentages, Averages, Interest, Annuities, Discount, the Centre of Gravity of Hemispheres, Transformation of Equations, Dynamics, Statistics, Hydro Statistics, Pneumatics, Applied Mechanics, Solid Geometry, Plane Spherical Trigonometry, Astronomy, etc. ASCI Application: The propagation delay of the resulting (16, 16)x(16, 16) complex multiplier is only 4ns and consume 6.5 mW power. We achieved almost 25% improvement in speed from earlier reported complex multipliers, e.g. parallel adder and DA based architectures.