SlideShare une entreprise Scribd logo
1  sur  37
Télécharger pour lire hors ligne
© 2021 MIPI Alliance, Inc.
Alain Legault, VP IP Products, Hardent
Joe Rodriguez, Product Marketing Manager, Rambus
Justin Endo, Marketing & Sales Manager, Mixel
Meeting the Needs of Next-Generation Displays with a
High-Performance MIPI DSI-2SM Subsystem Solution
1
© 2021 MIPI Alliance, Inc.
Bandwidth Challenge for Video Connectivity
2
© 2021 MIPI Alliance, Inc.
Bandwidth Challenge for Video Connectivity
DISPLAY
Bandwidth
PHY
Bandwidth
3
© 2021 MIPI Alliance, Inc.
Some Applications Require Even More Bandwidth
Mobile Displays
● Need to support gaming
● Need to be “AR/VR ready”
● Foldable displays
● Require higher display
resolutions and frame rates
AR/VR Displays
● Need to drive two displays
● Require higher pixel density
(ppi), higher pixel
resolutions (bpc) and frame
rates
Automotive Displays
● More displays
● Require higher
resolutions
● Multiple input
sensors
4
© 2021 MIPI Alliance, Inc.
Bandwidth Challenge for Video Connectivity
Gap between transport
bandwidth and display
requirements can be solved
with compression
DISPLAY
Bandwidth
PHY
Bandwidth
5
© 2021 MIPI Alliance, Inc.
Host IP Subsystem Integration
Dual link configuration shown; single link also supported. Dotted line shows second link.
MIPI DSI-2SM
Host Controller
MIPI DSI-2SM
Host Controller
MIPI C-PHYSM
/D-PHYSM
MIPI C-PHYSM
/D-PHYSM
6
© 2021 MIPI Alliance, Inc.
Hardent VESA DSC Compression IP
7
© 2021 MIPI Alliance, Inc.
• First IP provider to bring VESA DSC IP cores to market in 2014
• VESA DSC IP cores are silicon proven
• Over 100 design wins across a wide range of industries
• Active contributor to industry standards organizations
• VESA member since 2013
• MIPI Alliance member since 2015
About Hardent
8
© 2021 MIPI Alliance, Inc.
• Visually lossless video compression standard
• Compression as low as 8bpp without any perceptible differences
• Extremely low latency
• Video quality excellent with all types of content
• Natural and test images, text, and graphics
• Requires a single line of pixel storage + rate buffer
VESA DSC Algorithm Overview
• Intra-frame Variable Bit Rate Encoder
• Constant Bit Rate (CBR) transmission
• Based on Delta Pulse Code
Modulation (DPCM)
• Mid Point (MPP), Block Predictor (BP)
• Modified Median Adaptive Predictor
(MMAP)
• Indexed Color History (ICH)
Source diagram: VESA DSC white paper
9
© 2021 MIPI Alliance, Inc.
Applications Using VESA DSC
• Mobiles
• Tablets
• Test Equipment
• GPUs
• AR/VR head-mounted displays
• In-car video systems
• Video transport
• 8K TVs
• DTV STBs
• High-res. monitors
10
© 2021 MIPI Alliance, Inc.
• Backward compatible with DSC v1.1
• Supports all DSC mandatory and optional encoding mechanisms
• Modified Median Adaptive Predictor (MMAP), Block Predictor (BP), Mid Point (MPP)
and Indexed Color History (ICH)
• Transport stream agnostic
• Scalable number of parallel hard slice instances (1, 2, 4, and 8)
• RGB 4:4:4, YCbCr 4:2:0, and YCbCr 4:2:2 native coding
• 8, 10, 12, 14 and 16-bit video components
• 3 pixels / clock internal processing decoder architecture
• 1 pixel / clock internal processing encoder architecture
• Optional DSC features can be disabled to improve area (decoder only)
• Verified against VESA DSC C-model using comprehensive test image library
Hardent DSC 1.2a IP: Key Features
11
© 2021 MIPI Alliance, Inc.
Hardent DSC v1.2a Decoder IP
• Multiple parallel decoder instances
• Single or multiple inputs
• Rasterized output
• Error resilience
• Low power & high performance
Hardent DSC v1.2a Encoder IP
• Multiple parallel encoder instances
• Single input with de-rasterization or
multiple inputs
• Single multiplexed output or multiple
outputs
• Synchronous or asynchronous dataflow
• MIPI DSI command mode supported
• Low power & high performance
Hardent DSC 1.2a IP: Key Features
12
© 2021 MIPI Alliance, Inc.
DSC Helps Save Power, Area, and Cost
DSC
Encoder
DSC
Decoder
13
© 2021 MIPI Alliance, Inc.
Rambus MIPI DSI-2SM Controller
14
© 2021 MIPI Alliance, Inc.
• Rambus has been supplying MIPI Controller
cores since 2010
• Optimized 2nd generation CSI-2 and DSI-2
Controllers available
• Fast deployment of new standards
• Full featured
• Full support for C-PHY/D-PHY
• Full support for DSC
• MIPI Controller Cores widely used in ASIC
and FPGA
• 100+ ASIC design wins
• 130+ FPGA design wins
• Delivered fully integrated and verified with
ASIC PHY
• Comprehensive PHY integration and validation
process
Rambus is a Leading Provider Of MIPI Controller Cores
C-PHY/
D-PHY Tx
C-PHY/
D-PHY Rx
C-PHY/
D-PHY Tx
C-PHY/
D-PHY Rx
15
© 2021 MIPI Alliance, Inc.
• Fully DSI-2 Specification compliant
• PHY Support
• 1-4 D-PHY lanes
• 1-4 C-PHY lanes
• 32 and 64-bit core width versions
• Support for all data types
• Flexible packet interface
• Support for extended virtual channels
• Optional DSI-2 Video Interface
• Support for Hardent DSC
• Delivered fully integrated with target MIPI PHY
• Minimal ASIC gate count
• Provided with expert technical support
• Provided with a DSI-2 Testbench
• Customization and integration services
available
• Support for FPGA prototyping
• Off the shelf or with PHY test IC
DSI-2 Controller Core Key Features
© 2021 Rambus
16
© 2021 MIPI Alliance, Inc.
• DPI-2SM standard was established prior
to the MIPI DSI standard
• Hsync/Vsync style interface
• Single pixel per clock
• Limited data types (RGB 16/18/24 bit)
• DSI-2 Video Interface is a superset of
DPI-2 Interface
• Multiple pixel per clock support
• All DSI-2 data types (RGB, YUV, etc.)
• Minimized FIFO size relative to DPI-2
Interface
• Enhanced sync retiming support
• Enables Hardent DSC integration
DSI-2 Video Interface
C-PHY/
D-PHY
Lane 0
C-PHY/
D-PHY
Lane 1
C-PHY/
D-PHY
Lane 2
C-PHY/
D-PHY
Lane 3
17
© 2021 MIPI Alliance, Inc.
Mixel MIPI C-PHYSM/D-PHYSM
18
© 2021 MIPI Alliance, Inc.
• Leading provider of mixed-signal IP since 1998 with emphasis on PHY including:
• MIPI PHY: D-PHY, C-PHY, M-PHY®
• LVDS SerDes
• Multi-standard SerDes: C-PHY/D-PHY, LVDS/D-PHY
• Industry leader in MIPI® interfaces and contributing member of the MIPI Alliance since
2006
• Complete integrated solution includes PHY, controller, and platform
• First IP provider to demonstrate silicon-proven D-PHY, C-PHY, and M-PHY
• Widest coverage of process nodes and foundries: silicon-proven in
11 different nodes and 8 different foundries
About Mixel
19
© 2021 MIPI Alliance, Inc.
• Requiring high bandwidth,
low power and minimal
area:
• Mobile
• Automotive
• IoT/Sensor
• VR/AR/MR
• Other consumer electronics
Mixel Strengths
(MIPI alliance, 2020)
MIPI PHY Applications
20
© 2021 MIPI Alliance, Inc.
Mixel MIPI C-PHY/D-PHY Combo
• Combo PHY can be configured as either a C-PHY
or D-PHY
• Configurable for transmit (TX) and
receive (RX), plus additional optimized configurations for
TX and RX provide
smaller area and higher performance
• Supports Camera Serial Interface (MIPI CSI-2)
and Display Serial Interface (DSI, DSI-2)
• MIPI D-PHY mode supports MIPI D-PHY v2.5
Specification
• Up to 4.5 Gbps data rate per lane with
De-skew calibration
• Up to 4 lanes, 18 Gbps aggregate bandwidth
• MIPI C-PHY mode supports MIPI C-PHY v2.0
• 80 Msps to 4.5 Gsps symbol rate per
lane in high-speed mode
• Up to 3 trios, 13.5 Gsps/30.78 Gbps
aggregate bandwidth
21
© 2021 MIPI Alliance, Inc.
Multiple Generations of Mixel MIPI IP
Mixel MIPI D-PHY
D-PHY @ 4.5 Gbps
C-PHY @ 2.5 Gsps
D-PHY @ 2.5 Gbps
C-PHY @ 4.5 Gsps
Mixel MIPI C-PHY
22
© 2021 MIPI Alliance, Inc.
Use Cases: Mobile, AR/VR & Automotive
23
© 2021 MIPI Alliance, Inc.
• Mobile devices need to be XR-ready
• Movement from LCD to OLED displays
with sub-pixel rendering
• Ultra-high resolutions and pixel density
(up to 1500 ppi)
• High dynamic range (HDR)
• Higher frame rate
• Optical compensation
• Foldable, rollable displays
• Lower power consumption
• Non-uniformity compensation
• DDIC frame buffer going from 10 to
100 Mbits
Mobile Market Trends 2010 2020
Display
Resolution
1280 x 720 HD 3840 x 2160 4K
Frame Rate 60 fps 120 fps
Pixel Depth 24 bits 30 bits
Interface 0.5 Gbps / lane 2.0 Gbps / lane
With DSC
Display
Bandwidth
1.3 Gbps 29.9 Gbps
24
© 2021 MIPI Alliance, Inc.
• Benefits
• Reduce bandwidth
• Save power
• Lower EMI
• Lower cost
• Smaller footprint
• Less pins
• Lower switching frequencies
Use Case: Mobile and Tablet Applications
25
© 2021 MIPI Alliance, Inc.
D-PHY Speed/Display Resolution
Resolution
FHD
(1080x1920)
WQHD
(1440x2560)
WQXGA
(1600x2560)
UHD
(2160x3840)
WQUXGA
(2400x3840)
5K
(2880x5120)
8K
(4320x8192)
Bandwidth 3.58Gbps 6.37Gbps 7.08Gbps 14.33Gbps 15.93Gbps 25.49Gbps 61.16Gbps
No compression 3 lanes 6 or 8 lanes 6 or 8 lanes N/A N/A N/A N/A
2x compression 2 lanes 3 lanes 3 lanes 8 or 6 lanes 8 or 6 lanes N/A N/A
3x compression 1 lane 2 lanes 2 lanes 4 lanes 4 lanes 8 lanes N/A
D-PHY v1.1 1.5 Gbps / lane
Resolution
FHD
(1080x1920)
WQHD
(1440x2560)
WQXGA
(1600x2560)
UHD
(2160x3840)
WQUXGA
(2400x3840)
5K
(2880x5120)
8K
(4320x8192)
Bandwidth 3.58Gbps 6.37Gbps 7.08Gbps 14.33Gbps 15.93Gbps 25.49Gbps 61.16Gbps
No compression 2 lanes 3 lanes 3 lanes 8 or 6 lanes 8 lanes N/A N/A
2x compression 1 lane 2 lanes 2 lanes 3 lanes 4 lanes 8 or 6 lanes N/A
3x compression 1 lane 1 lane 1 lane 2 lanes 3 lanes 4 lanes N/A
D-PHY v1.2 2.5 Gbps / lane
26
© 2021 MIPI Alliance, Inc.
AR/VR Market
• Challenges
• Requires 2 displays at higher resolution, higher PPI, higher refresh rates
• Tethered HMD
• Cables are running out of bandwidth
• Wireless HMD
• Bandwidth, power management, and miniaturization are huge obstacles
27
© 2021 MIPI Alliance, Inc.
Applications
• Images captured by 3D camera
• Video and graphics processed
by AR processor and GPU
• L/R video streams sent to
micro-displays (DSI-2 Link)
• Video stored inside micro-
display driver IC (Frame Buffer)
Benefits
• Lower bandwidth
• Smaller RAM buffer
• Power and $ savings
• Low latency
Use Case: AR Head-Mounted Display (HMD)
HMD AR System With Frame Buffer
28
© 2021 MIPI Alliance, Inc.
• The number of displays and cameras in cars is increasing rapidly
• ADAS, ACAS, infotainment, control panels, rear seat displays,
head-up displays, side and rearview mirrors, …
• 1-3 displays → 10-12 displays
• 1 camera → 5-10 cameras
• 2-5 sensors → 10-20 sensors
Automotive Market
Display Type Spatial Resolution
DPI (pix / inch)
Bandwidth Req.
@ 60 Hz refresh
Mid-range car HD 1280 x 720 100 1.8 Gbps
High-end car FHD 1920 x 1080 200 3.6 Gbps
Next-gen. car UHD 3860 x 2160 400 14.4 Gbps
29
© 2021 MIPI Alliance, Inc.
Automotive Video Applications
Benefits
• Smaller
bandwidth
required for
multiple feeds
• Low latency
• Save on
expensive cabling
• Lower EMI
MIPI
A-PHYSM
Bridge
MIPI
A-PHYSM
Bridge
30
© 2021 MIPI Alliance, Inc.
Integrated IP Subsystem Solution
31
© 2021 MIPI Alliance, Inc.
Host IP Subsystem Integration
Dual link configuration shown; single link also supported. Dotted line shows second link.
MIPI DSI-2SM
Host Controller
MIPI DSI-2SM
Host Controller
MIPI C-PHYSM
/D-PHYSM
MIPI C-PHYSM
/D-PHYSM
32
© 2021 MIPI Alliance, Inc.
• Encrypted synthesizable RTL
code
• 100% verification coverage
using a comprehensive UVM
verification environment
• Functional and structural
verification coverage reports
• IP testbench for post-synthesis
verification
• Comprehensive integration
guide
• Technical support
DSI-2 DSC IP Subsystem Deliverables
• Data Sheet/Specifications
• Integration guidelines
• GDS II data base
• LEF file
• LVS netlist
• Timing model
• Verilog model
• IBIS model
• RTL
• Test Benches
• First-class customer support
through production
• DSI-2 Controller Core – Source Code
• Fully configured for application
• Fully integrated and verified with
D/C-PHY
• User Guide, integration guide, timing
constraints
• Optional FPGA prototyping
• Testbench – Source Code
• DSI-2 Peripheral or Host Testbench
with DSI-2 Host or DSI-2 Peripheral
BFM and C-PHY/D-PHY Behavioral
Model
• Expert Technical Support
• One year of expert technical support
• Optional services available (IP
customization, logic development,
etc.)
DSI-2 Controller Core Deliverables DSC 1.2a IP Core Deliverables C-PHY / D-PHY IP Core Deliverables
33
© 2021 MIPI Alliance, Inc.
• Lower project risk with a fully integrated and verified IP solution
• Maximized functionality and availability of all MIPI DSI-2 operating modes
• Optimized for ASIC design performance (PPA)
• Accelerate ASIC and SoC time to market
• Immediate availability
IP Integration Benefits and Conclusion
34
© 2021 MIPI Alliance, Inc.
Demo
View a demo of the IP subsystem later today
08:05 to 08:15 PDT
35
© 2021 MIPI Alliance, Inc.
More Information
www.rambus.com
rcg@rambus.com
www.hardent.com
info@hardent.com
www.mixel.com
info@mixel.com
36
© 2021 MIPI Alliance, Inc. 37

Contenu connexe

Tendances

Creating Your Own PCI Express System Using FPGAs: Embedded World 2010
Creating Your Own PCI Express System Using FPGAs: Embedded World 2010Creating Your Own PCI Express System Using FPGAs: Embedded World 2010
Creating Your Own PCI Express System Using FPGAs: Embedded World 2010
Altera Corporation
 
PCI Express Verification using Reference Modeling
PCI Express Verification using Reference ModelingPCI Express Verification using Reference Modeling
PCI Express Verification using Reference Modeling
DVClub
 

Tendances (20)

MIPI DevCon 2016: How to Use the VESA Display Stream Compression (DSC) Standa...
MIPI DevCon 2016: How to Use the VESA Display Stream Compression (DSC) Standa...MIPI DevCon 2016: How to Use the VESA Display Stream Compression (DSC) Standa...
MIPI DevCon 2016: How to Use the VESA Display Stream Compression (DSC) Standa...
 
Pcie basic
Pcie basicPcie basic
Pcie basic
 
HEVC VIDEO CODEC By Vinayagam Mariappan
HEVC VIDEO CODEC By Vinayagam MariappanHEVC VIDEO CODEC By Vinayagam Mariappan
HEVC VIDEO CODEC By Vinayagam Mariappan
 
Universal flash storage
Universal flash storageUniversal flash storage
Universal flash storage
 
PCI express
PCI expressPCI express
PCI express
 
eMMC Embedded Multimedia Card overview
eMMC Embedded Multimedia Card overvieweMMC Embedded Multimedia Card overview
eMMC Embedded Multimedia Card overview
 
VIDEO CODECS
VIDEO CODECSVIDEO CODECS
VIDEO CODECS
 
MIPI DevCon 2016: MIPI CSI-2 Application for Vision and Sensor Fusion Systems
MIPI DevCon 2016: MIPI CSI-2 Application for Vision and Sensor Fusion SystemsMIPI DevCon 2016: MIPI CSI-2 Application for Vision and Sensor Fusion Systems
MIPI DevCon 2016: MIPI CSI-2 Application for Vision and Sensor Fusion Systems
 
Identifying PCIe 3.0 Dynamic Equalization Problems
Identifying PCIe 3.0 Dynamic Equalization ProblemsIdentifying PCIe 3.0 Dynamic Equalization Problems
Identifying PCIe 3.0 Dynamic Equalization Problems
 
Creating Your Own PCI Express System Using FPGAs: Embedded World 2010
Creating Your Own PCI Express System Using FPGAs: Embedded World 2010Creating Your Own PCI Express System Using FPGAs: Embedded World 2010
Creating Your Own PCI Express System Using FPGAs: Embedded World 2010
 
NVMe over Fabrics Demystified
NVMe over Fabrics Demystified NVMe over Fabrics Demystified
NVMe over Fabrics Demystified
 
PCI Express Verification using Reference Modeling
PCI Express Verification using Reference ModelingPCI Express Verification using Reference Modeling
PCI Express Verification using Reference Modeling
 
MIPI DevCon 2016: MIPI C-PHY - Introduction From Basic Theory to Practical Im...
MIPI DevCon 2016: MIPI C-PHY - Introduction From Basic Theory to Practical Im...MIPI DevCon 2016: MIPI C-PHY - Introduction From Basic Theory to Practical Im...
MIPI DevCon 2016: MIPI C-PHY - Introduction From Basic Theory to Practical Im...
 
Pci express technology 3.0
Pci express technology 3.0Pci express technology 3.0
Pci express technology 3.0
 
MIPI DevCon Bangalore 2017: C-PHY and How it Enables Next Generation Display ...
MIPI DevCon Bangalore 2017: C-PHY and How it Enables Next Generation Display ...MIPI DevCon Bangalore 2017: C-PHY and How it Enables Next Generation Display ...
MIPI DevCon Bangalore 2017: C-PHY and How it Enables Next Generation Display ...
 
MIPI DevCon Taipei 2019: Study on the Influence of Random Jitter to the MIPI ...
MIPI DevCon Taipei 2019: Study on the Influence of Random Jitter to the MIPI ...MIPI DevCon Taipei 2019: Study on the Influence of Random Jitter to the MIPI ...
MIPI DevCon Taipei 2019: Study on the Influence of Random Jitter to the MIPI ...
 
PCIe
PCIePCIe
PCIe
 
Pci express modi
Pci express modiPci express modi
Pci express modi
 
SATA Protocol
SATA ProtocolSATA Protocol
SATA Protocol
 
SPI Protocol
SPI ProtocolSPI Protocol
SPI Protocol
 

Similaire à MIPI DevCon 2021: Meeting the Needs of Next-Generation Displays with a High-Performance MIPI DSI-2 Subsystem Solution

VVDN-IP_Camera_Platform_ODM-A0-02
VVDN-IP_Camera_Platform_ODM-A0-02VVDN-IP_Camera_Platform_ODM-A0-02
VVDN-IP_Camera_Platform_ODM-A0-02
Akhil Garg
 
Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid: Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid:
Videoguy
 
Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid: Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid:
Videoguy
 
Qvpro datasheet
Qvpro datasheetQvpro datasheet
Qvpro datasheet
ciperi
 
09a video compstream_intro_trd_23-nov-2005v0_2
09a video compstream_intro_trd_23-nov-2005v0_209a video compstream_intro_trd_23-nov-2005v0_2
09a video compstream_intro_trd_23-nov-2005v0_2
Pptblog Pptblogcom
 
VIP7802 Product specifications (1).pdf
VIP7802 Product specifications (1).pdfVIP7802 Product specifications (1).pdf
VIP7802 Product specifications (1).pdf
yousfikhalid8
 

Similaire à MIPI DevCon 2021: Meeting the Needs of Next-Generation Displays with a High-Performance MIPI DSI-2 Subsystem Solution (20)

MIPI DevCon Taipei 2019: Next-Generation Mobile, AR/VR, & Automotive Displays...
MIPI DevCon Taipei 2019: Next-Generation Mobile, AR/VR, & Automotive Displays...MIPI DevCon Taipei 2019: Next-Generation Mobile, AR/VR, & Automotive Displays...
MIPI DevCon Taipei 2019: Next-Generation Mobile, AR/VR, & Automotive Displays...
 
MIPI DevCon Seoul 2018: High-Performance VR Applications Drive High-Resolutio...
MIPI DevCon Seoul 2018: High-Performance VR Applications Drive High-Resolutio...MIPI DevCon Seoul 2018: High-Performance VR Applications Drive High-Resolutio...
MIPI DevCon Seoul 2018: High-Performance VR Applications Drive High-Resolutio...
 
Presentazione Broadcast H.265 & H.264 Sematron Italia - Maggio 2016
Presentazione Broadcast H.265 & H.264 Sematron Italia  - Maggio 2016Presentazione Broadcast H.265 & H.264 Sematron Italia  - Maggio 2016
Presentazione Broadcast H.265 & H.264 Sematron Italia - Maggio 2016
 
Its All About 10 GigE Vision!
Its All About 10 GigE Vision!Its All About 10 GigE Vision!
Its All About 10 GigE Vision!
 
WyreStorm: Next Level Digital HD Transmission
WyreStorm: Next Level Digital HD TransmissionWyreStorm: Next Level Digital HD Transmission
WyreStorm: Next Level Digital HD Transmission
 
MIPI DevCon Seoul 2018: Powering AI and Automotive Applications with the MIPI...
MIPI DevCon Seoul 2018: Powering AI and Automotive Applications with the MIPI...MIPI DevCon Seoul 2018: Powering AI and Automotive Applications with the MIPI...
MIPI DevCon Seoul 2018: Powering AI and Automotive Applications with the MIPI...
 
MIPI DevCon 2016: Image Sensor and Display Connectivity Disruption
MIPI DevCon 2016: Image Sensor and Display Connectivity DisruptionMIPI DevCon 2016: Image Sensor and Display Connectivity Disruption
MIPI DevCon 2016: Image Sensor and Display Connectivity Disruption
 
MPI DevCon Hsinchu City 2017: Create Higher Resolution Displays With VESA Dis...
MPI DevCon Hsinchu City 2017: Create Higher Resolution Displays With VESA Dis...MPI DevCon Hsinchu City 2017: Create Higher Resolution Displays With VESA Dis...
MPI DevCon Hsinchu City 2017: Create Higher Resolution Displays With VESA Dis...
 
VVDN-IP_Camera_Platform_ODM-A0-02
VVDN-IP_Camera_Platform_ODM-A0-02VVDN-IP_Camera_Platform_ODM-A0-02
VVDN-IP_Camera_Platform_ODM-A0-02
 
Thinking about IP migration
Thinking about IP migration Thinking about IP migration
Thinking about IP migration
 
Introducing the CrossLink Programmable ASSP
Introducing the CrossLink Programmable ASSPIntroducing the CrossLink Programmable ASSP
Introducing the CrossLink Programmable ASSP
 
Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid: Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid:
 
Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid: Video Conferencing Experiences with UltraGrid:
Video Conferencing Experiences with UltraGrid:
 
Hai Tao at AI Frontiers: Deep Learning For Embedded Vision System
Hai Tao at AI Frontiers: Deep Learning For Embedded Vision SystemHai Tao at AI Frontiers: Deep Learning For Embedded Vision System
Hai Tao at AI Frontiers: Deep Learning For Embedded Vision System
 
Tc 4000 hdmipro-specification- www.ttbvs.com
Tc 4000 hdmipro-specification- www.ttbvs.comTc 4000 hdmipro-specification- www.ttbvs.com
Tc 4000 hdmipro-specification- www.ttbvs.com
 
Qvpro datasheet
Qvpro datasheetQvpro datasheet
Qvpro datasheet
 
Aquila Broadcast Premium Video Compression
Aquila Broadcast Premium Video CompressionAquila Broadcast Premium Video Compression
Aquila Broadcast Premium Video Compression
 
09a video compstream_intro_trd_23-nov-2005v0_2
09a video compstream_intro_trd_23-nov-2005v0_209a video compstream_intro_trd_23-nov-2005v0_2
09a video compstream_intro_trd_23-nov-2005v0_2
 
Teksun Corporate Overview 2014
Teksun Corporate Overview 2014Teksun Corporate Overview 2014
Teksun Corporate Overview 2014
 
VIP7802 Product specifications (1).pdf
VIP7802 Product specifications (1).pdfVIP7802 Product specifications (1).pdf
VIP7802 Product specifications (1).pdf
 

Plus de MIPI Alliance

Plus de MIPI Alliance (20)

MIPI DevCon 2021: MIPI I3C Under the Spotlight: A Fireside Chat with the I3C ...
MIPI DevCon 2021: MIPI I3C Under the Spotlight: A Fireside Chat with the I3C ...MIPI DevCon 2021: MIPI I3C Under the Spotlight: A Fireside Chat with the I3C ...
MIPI DevCon 2021: MIPI I3C Under the Spotlight: A Fireside Chat with the I3C ...
 
MIPI DevCon 2021: MIPI I3C Application and Validation Models for IoT Sensor N...
MIPI DevCon 2021: MIPI I3C Application and Validation Models for IoT Sensor N...MIPI DevCon 2021: MIPI I3C Application and Validation Models for IoT Sensor N...
MIPI DevCon 2021: MIPI I3C Application and Validation Models for IoT Sensor N...
 
MIPI DevCon 2021: MIPI I3C Signal Integrity Challenges on DDR5-based Server P...
MIPI DevCon 2021: MIPI I3C Signal Integrity Challenges on DDR5-based Server P...MIPI DevCon 2021: MIPI I3C Signal Integrity Challenges on DDR5-based Server P...
MIPI DevCon 2021: MIPI I3C Signal Integrity Challenges on DDR5-based Server P...
 
MIPI DevCon 2021: MIPI I3C interface for the ETSI Smart Secure Platform
MIPI DevCon 2021: MIPI I3C interface for the ETSI Smart Secure PlatformMIPI DevCon 2021: MIPI I3C interface for the ETSI Smart Secure Platform
MIPI DevCon 2021: MIPI I3C interface for the ETSI Smart Secure Platform
 
MIPI DevCon 2021: MIPI Security for Automotive and IoT – Initial Focus on MASS
MIPI DevCon 2021: MIPI Security for Automotive and IoT – Initial Focus on MASSMIPI DevCon 2021: MIPI Security for Automotive and IoT – Initial Focus on MASS
MIPI DevCon 2021: MIPI Security for Automotive and IoT – Initial Focus on MASS
 
MIPI DevCon 2021: MIPI HTI, PTI and STP: The Bases for Next-Generation Online...
MIPI DevCon 2021: MIPI HTI, PTI and STP: The Bases for Next-Generation Online...MIPI DevCon 2021: MIPI HTI, PTI and STP: The Bases for Next-Generation Online...
MIPI DevCon 2021: MIPI HTI, PTI and STP: The Bases for Next-Generation Online...
 
MIPI DevCon 2021: MIPI CSI-2 v4.0 Panel Discussion with the MIPI Camera Worki...
MIPI DevCon 2021: MIPI CSI-2 v4.0 Panel Discussion with the MIPI Camera Worki...MIPI DevCon 2021: MIPI CSI-2 v4.0 Panel Discussion with the MIPI Camera Worki...
MIPI DevCon 2021: MIPI CSI-2 v4.0 Panel Discussion with the MIPI Camera Worki...
 
MIPI DevCon 2021: The MIPI Specification Roadmap: Driving Advancements in Mob...
MIPI DevCon 2021: The MIPI Specification Roadmap: Driving Advancements in Mob...MIPI DevCon 2021: The MIPI Specification Roadmap: Driving Advancements in Mob...
MIPI DevCon 2021: The MIPI Specification Roadmap: Driving Advancements in Mob...
 
MIPI DevCon 2021: State of the Alliance
MIPI DevCon 2021: State of the AllianceMIPI DevCon 2021: State of the Alliance
MIPI DevCon 2021: State of the Alliance
 
MIPI DevCon 2020 | Snapshot of MIPI RFFE v3.0 from a System-Architecture Per...
MIPI DevCon 2020 |  Snapshot of MIPI RFFE v3.0 from a System-Architecture Per...MIPI DevCon 2020 |  Snapshot of MIPI RFFE v3.0 from a System-Architecture Per...
MIPI DevCon 2020 | Snapshot of MIPI RFFE v3.0 from a System-Architecture Per...
 
MIPI DevCon 2020 | The Story Behind the MIPI I3C HCI Driver for Linux
MIPI DevCon 2020 | The Story Behind the MIPI I3C HCI Driver for LinuxMIPI DevCon 2020 | The Story Behind the MIPI I3C HCI Driver for Linux
MIPI DevCon 2020 | The Story Behind the MIPI I3C HCI Driver for Linux
 
MIPI DevCon 2020 | Interoperability Challenges and Solutions for MIPI I3C
MIPI DevCon 2020 | Interoperability Challenges and Solutions for MIPI I3CMIPI DevCon 2020 | Interoperability Challenges and Solutions for MIPI I3C
MIPI DevCon 2020 | Interoperability Challenges and Solutions for MIPI I3C
 
MIPI DevCon 2020 | MIPI to Bluetooth LE: Leveraging Mobile Technology for Wir...
MIPI DevCon 2020 | MIPI to Bluetooth LE: Leveraging Mobile Technology for Wir...MIPI DevCon 2020 | MIPI to Bluetooth LE: Leveraging Mobile Technology for Wir...
MIPI DevCon 2020 | MIPI to Bluetooth LE: Leveraging Mobile Technology for Wir...
 
MIPI DevCon 2020 | MIPI Alliance: Enabling the IoT Opportunity
MIPI DevCon 2020 | MIPI Alliance: Enabling the IoT Opportunity MIPI DevCon 2020 | MIPI Alliance: Enabling the IoT Opportunity
MIPI DevCon 2020 | MIPI Alliance: Enabling the IoT Opportunity
 
MIPI DevCon 2020 | MIPI DevCon 2020 | How MIPI Interfaces Solve Challenges in...
MIPI DevCon 2020 | MIPI DevCon 2020 | How MIPI Interfaces Solve Challenges in...MIPI DevCon 2020 | MIPI DevCon 2020 | How MIPI Interfaces Solve Challenges in...
MIPI DevCon 2020 | MIPI DevCon 2020 | How MIPI Interfaces Solve Challenges in...
 
MIPI DevCon 2020 | MASS: Automotive Displays Using VDC-M Visually Lossless C...
MIPI DevCon 2020 |  MASS: Automotive Displays Using VDC-M Visually Lossless C...MIPI DevCon 2020 |  MASS: Automotive Displays Using VDC-M Visually Lossless C...
MIPI DevCon 2020 | MASS: Automotive Displays Using VDC-M Visually Lossless C...
 
MIPI DevCon 2020 | High Speed MIPI CSI-2 Interface Meeting Automotive ASIL-B
MIPI DevCon 2020 | High Speed MIPI CSI-2 Interface Meeting Automotive ASIL-B MIPI DevCon 2020 | High Speed MIPI CSI-2 Interface Meeting Automotive ASIL-B
MIPI DevCon 2020 | High Speed MIPI CSI-2 Interface Meeting Automotive ASIL-B
 
MIPI DevCon 2020 | MIPI A-PHY: Laying the Groundwork for MIPI’s Automotive Se...
MIPI DevCon 2020 | MIPI A-PHY: Laying the Groundwork for MIPI’s Automotive Se...MIPI DevCon 2020 | MIPI A-PHY: Laying the Groundwork for MIPI’s Automotive Se...
MIPI DevCon 2020 | MIPI A-PHY: Laying the Groundwork for MIPI’s Automotive Se...
 
MIPI DevCon 2020 | State of the Alliance
MIPI DevCon 2020 | State of the AllianceMIPI DevCon 2020 | State of the Alliance
MIPI DevCon 2020 | State of the Alliance
 
MIPI DevCon 2020 | Keynote: Trends in Future In-Vehicle Communication Networks
MIPI DevCon 2020 | Keynote: Trends in Future In-Vehicle Communication NetworksMIPI DevCon 2020 | Keynote: Trends in Future In-Vehicle Communication Networks
MIPI DevCon 2020 | Keynote: Trends in Future In-Vehicle Communication Networks
 

Dernier

Dernier (20)

Finology Group – Insurtech Innovation Award 2024
Finology Group – Insurtech Innovation Award 2024Finology Group – Insurtech Innovation Award 2024
Finology Group – Insurtech Innovation Award 2024
 
Exploring the Future Potential of AI-Enabled Smartphone Processors
Exploring the Future Potential of AI-Enabled Smartphone ProcessorsExploring the Future Potential of AI-Enabled Smartphone Processors
Exploring the Future Potential of AI-Enabled Smartphone Processors
 
Advantages of Hiring UIUX Design Service Providers for Your Business
Advantages of Hiring UIUX Design Service Providers for Your BusinessAdvantages of Hiring UIUX Design Service Providers for Your Business
Advantages of Hiring UIUX Design Service Providers for Your Business
 
Data Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt RobisonData Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt Robison
 
The Codex of Business Writing Software for Real-World Solutions 2.pptx
The Codex of Business Writing Software for Real-World Solutions 2.pptxThe Codex of Business Writing Software for Real-World Solutions 2.pptx
The Codex of Business Writing Software for Real-World Solutions 2.pptx
 
Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...
Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...
Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...
 
A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)
 
Boost PC performance: How more available memory can improve productivity
Boost PC performance: How more available memory can improve productivityBoost PC performance: How more available memory can improve productivity
Boost PC performance: How more available memory can improve productivity
 
08448380779 Call Girls In Friends Colony Women Seeking Men
08448380779 Call Girls In Friends Colony Women Seeking Men08448380779 Call Girls In Friends Colony Women Seeking Men
08448380779 Call Girls In Friends Colony Women Seeking Men
 
Boost Fertility New Invention Ups Success Rates.pdf
Boost Fertility New Invention Ups Success Rates.pdfBoost Fertility New Invention Ups Success Rates.pdf
Boost Fertility New Invention Ups Success Rates.pdf
 
Driving Behavioral Change for Information Management through Data-Driven Gree...
Driving Behavioral Change for Information Management through Data-Driven Gree...Driving Behavioral Change for Information Management through Data-Driven Gree...
Driving Behavioral Change for Information Management through Data-Driven Gree...
 
A Year of the Servo Reboot: Where Are We Now?
A Year of the Servo Reboot: Where Are We Now?A Year of the Servo Reboot: Where Are We Now?
A Year of the Servo Reboot: Where Are We Now?
 
[2024]Digital Global Overview Report 2024 Meltwater.pdf
[2024]Digital Global Overview Report 2024 Meltwater.pdf[2024]Digital Global Overview Report 2024 Meltwater.pdf
[2024]Digital Global Overview Report 2024 Meltwater.pdf
 
Scaling API-first – The story of a global engineering organization
Scaling API-first – The story of a global engineering organizationScaling API-first – The story of a global engineering organization
Scaling API-first – The story of a global engineering organization
 
Apidays Singapore 2024 - Building Digital Trust in a Digital Economy by Veron...
Apidays Singapore 2024 - Building Digital Trust in a Digital Economy by Veron...Apidays Singapore 2024 - Building Digital Trust in a Digital Economy by Veron...
Apidays Singapore 2024 - Building Digital Trust in a Digital Economy by Veron...
 
A Call to Action for Generative AI in 2024
A Call to Action for Generative AI in 2024A Call to Action for Generative AI in 2024
A Call to Action for Generative AI in 2024
 
GenCyber Cyber Security Day Presentation
GenCyber Cyber Security Day PresentationGenCyber Cyber Security Day Presentation
GenCyber Cyber Security Day Presentation
 
From Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time AutomationFrom Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time Automation
 
The 7 Things I Know About Cyber Security After 25 Years | April 2024
The 7 Things I Know About Cyber Security After 25 Years | April 2024The 7 Things I Know About Cyber Security After 25 Years | April 2024
The 7 Things I Know About Cyber Security After 25 Years | April 2024
 
Breaking the Kubernetes Kill Chain: Host Path Mount
Breaking the Kubernetes Kill Chain: Host Path MountBreaking the Kubernetes Kill Chain: Host Path Mount
Breaking the Kubernetes Kill Chain: Host Path Mount
 

MIPI DevCon 2021: Meeting the Needs of Next-Generation Displays with a High-Performance MIPI DSI-2 Subsystem Solution

  • 1. © 2021 MIPI Alliance, Inc. Alain Legault, VP IP Products, Hardent Joe Rodriguez, Product Marketing Manager, Rambus Justin Endo, Marketing & Sales Manager, Mixel Meeting the Needs of Next-Generation Displays with a High-Performance MIPI DSI-2SM Subsystem Solution 1
  • 2. © 2021 MIPI Alliance, Inc. Bandwidth Challenge for Video Connectivity 2
  • 3. © 2021 MIPI Alliance, Inc. Bandwidth Challenge for Video Connectivity DISPLAY Bandwidth PHY Bandwidth 3
  • 4. © 2021 MIPI Alliance, Inc. Some Applications Require Even More Bandwidth Mobile Displays ● Need to support gaming ● Need to be “AR/VR ready” ● Foldable displays ● Require higher display resolutions and frame rates AR/VR Displays ● Need to drive two displays ● Require higher pixel density (ppi), higher pixel resolutions (bpc) and frame rates Automotive Displays ● More displays ● Require higher resolutions ● Multiple input sensors 4
  • 5. © 2021 MIPI Alliance, Inc. Bandwidth Challenge for Video Connectivity Gap between transport bandwidth and display requirements can be solved with compression DISPLAY Bandwidth PHY Bandwidth 5
  • 6. © 2021 MIPI Alliance, Inc. Host IP Subsystem Integration Dual link configuration shown; single link also supported. Dotted line shows second link. MIPI DSI-2SM Host Controller MIPI DSI-2SM Host Controller MIPI C-PHYSM /D-PHYSM MIPI C-PHYSM /D-PHYSM 6
  • 7. © 2021 MIPI Alliance, Inc. Hardent VESA DSC Compression IP 7
  • 8. © 2021 MIPI Alliance, Inc. • First IP provider to bring VESA DSC IP cores to market in 2014 • VESA DSC IP cores are silicon proven • Over 100 design wins across a wide range of industries • Active contributor to industry standards organizations • VESA member since 2013 • MIPI Alliance member since 2015 About Hardent 8
  • 9. © 2021 MIPI Alliance, Inc. • Visually lossless video compression standard • Compression as low as 8bpp without any perceptible differences • Extremely low latency • Video quality excellent with all types of content • Natural and test images, text, and graphics • Requires a single line of pixel storage + rate buffer VESA DSC Algorithm Overview • Intra-frame Variable Bit Rate Encoder • Constant Bit Rate (CBR) transmission • Based on Delta Pulse Code Modulation (DPCM) • Mid Point (MPP), Block Predictor (BP) • Modified Median Adaptive Predictor (MMAP) • Indexed Color History (ICH) Source diagram: VESA DSC white paper 9
  • 10. © 2021 MIPI Alliance, Inc. Applications Using VESA DSC • Mobiles • Tablets • Test Equipment • GPUs • AR/VR head-mounted displays • In-car video systems • Video transport • 8K TVs • DTV STBs • High-res. monitors 10
  • 11. © 2021 MIPI Alliance, Inc. • Backward compatible with DSC v1.1 • Supports all DSC mandatory and optional encoding mechanisms • Modified Median Adaptive Predictor (MMAP), Block Predictor (BP), Mid Point (MPP) and Indexed Color History (ICH) • Transport stream agnostic • Scalable number of parallel hard slice instances (1, 2, 4, and 8) • RGB 4:4:4, YCbCr 4:2:0, and YCbCr 4:2:2 native coding • 8, 10, 12, 14 and 16-bit video components • 3 pixels / clock internal processing decoder architecture • 1 pixel / clock internal processing encoder architecture • Optional DSC features can be disabled to improve area (decoder only) • Verified against VESA DSC C-model using comprehensive test image library Hardent DSC 1.2a IP: Key Features 11
  • 12. © 2021 MIPI Alliance, Inc. Hardent DSC v1.2a Decoder IP • Multiple parallel decoder instances • Single or multiple inputs • Rasterized output • Error resilience • Low power & high performance Hardent DSC v1.2a Encoder IP • Multiple parallel encoder instances • Single input with de-rasterization or multiple inputs • Single multiplexed output or multiple outputs • Synchronous or asynchronous dataflow • MIPI DSI command mode supported • Low power & high performance Hardent DSC 1.2a IP: Key Features 12
  • 13. © 2021 MIPI Alliance, Inc. DSC Helps Save Power, Area, and Cost DSC Encoder DSC Decoder 13
  • 14. © 2021 MIPI Alliance, Inc. Rambus MIPI DSI-2SM Controller 14
  • 15. © 2021 MIPI Alliance, Inc. • Rambus has been supplying MIPI Controller cores since 2010 • Optimized 2nd generation CSI-2 and DSI-2 Controllers available • Fast deployment of new standards • Full featured • Full support for C-PHY/D-PHY • Full support for DSC • MIPI Controller Cores widely used in ASIC and FPGA • 100+ ASIC design wins • 130+ FPGA design wins • Delivered fully integrated and verified with ASIC PHY • Comprehensive PHY integration and validation process Rambus is a Leading Provider Of MIPI Controller Cores C-PHY/ D-PHY Tx C-PHY/ D-PHY Rx C-PHY/ D-PHY Tx C-PHY/ D-PHY Rx 15
  • 16. © 2021 MIPI Alliance, Inc. • Fully DSI-2 Specification compliant • PHY Support • 1-4 D-PHY lanes • 1-4 C-PHY lanes • 32 and 64-bit core width versions • Support for all data types • Flexible packet interface • Support for extended virtual channels • Optional DSI-2 Video Interface • Support for Hardent DSC • Delivered fully integrated with target MIPI PHY • Minimal ASIC gate count • Provided with expert technical support • Provided with a DSI-2 Testbench • Customization and integration services available • Support for FPGA prototyping • Off the shelf or with PHY test IC DSI-2 Controller Core Key Features © 2021 Rambus 16
  • 17. © 2021 MIPI Alliance, Inc. • DPI-2SM standard was established prior to the MIPI DSI standard • Hsync/Vsync style interface • Single pixel per clock • Limited data types (RGB 16/18/24 bit) • DSI-2 Video Interface is a superset of DPI-2 Interface • Multiple pixel per clock support • All DSI-2 data types (RGB, YUV, etc.) • Minimized FIFO size relative to DPI-2 Interface • Enhanced sync retiming support • Enables Hardent DSC integration DSI-2 Video Interface C-PHY/ D-PHY Lane 0 C-PHY/ D-PHY Lane 1 C-PHY/ D-PHY Lane 2 C-PHY/ D-PHY Lane 3 17
  • 18. © 2021 MIPI Alliance, Inc. Mixel MIPI C-PHYSM/D-PHYSM 18
  • 19. © 2021 MIPI Alliance, Inc. • Leading provider of mixed-signal IP since 1998 with emphasis on PHY including: • MIPI PHY: D-PHY, C-PHY, M-PHY® • LVDS SerDes • Multi-standard SerDes: C-PHY/D-PHY, LVDS/D-PHY • Industry leader in MIPI® interfaces and contributing member of the MIPI Alliance since 2006 • Complete integrated solution includes PHY, controller, and platform • First IP provider to demonstrate silicon-proven D-PHY, C-PHY, and M-PHY • Widest coverage of process nodes and foundries: silicon-proven in 11 different nodes and 8 different foundries About Mixel 19
  • 20. © 2021 MIPI Alliance, Inc. • Requiring high bandwidth, low power and minimal area: • Mobile • Automotive • IoT/Sensor • VR/AR/MR • Other consumer electronics Mixel Strengths (MIPI alliance, 2020) MIPI PHY Applications 20
  • 21. © 2021 MIPI Alliance, Inc. Mixel MIPI C-PHY/D-PHY Combo • Combo PHY can be configured as either a C-PHY or D-PHY • Configurable for transmit (TX) and receive (RX), plus additional optimized configurations for TX and RX provide smaller area and higher performance • Supports Camera Serial Interface (MIPI CSI-2) and Display Serial Interface (DSI, DSI-2) • MIPI D-PHY mode supports MIPI D-PHY v2.5 Specification • Up to 4.5 Gbps data rate per lane with De-skew calibration • Up to 4 lanes, 18 Gbps aggregate bandwidth • MIPI C-PHY mode supports MIPI C-PHY v2.0 • 80 Msps to 4.5 Gsps symbol rate per lane in high-speed mode • Up to 3 trios, 13.5 Gsps/30.78 Gbps aggregate bandwidth 21
  • 22. © 2021 MIPI Alliance, Inc. Multiple Generations of Mixel MIPI IP Mixel MIPI D-PHY D-PHY @ 4.5 Gbps C-PHY @ 2.5 Gsps D-PHY @ 2.5 Gbps C-PHY @ 4.5 Gsps Mixel MIPI C-PHY 22
  • 23. © 2021 MIPI Alliance, Inc. Use Cases: Mobile, AR/VR & Automotive 23
  • 24. © 2021 MIPI Alliance, Inc. • Mobile devices need to be XR-ready • Movement from LCD to OLED displays with sub-pixel rendering • Ultra-high resolutions and pixel density (up to 1500 ppi) • High dynamic range (HDR) • Higher frame rate • Optical compensation • Foldable, rollable displays • Lower power consumption • Non-uniformity compensation • DDIC frame buffer going from 10 to 100 Mbits Mobile Market Trends 2010 2020 Display Resolution 1280 x 720 HD 3840 x 2160 4K Frame Rate 60 fps 120 fps Pixel Depth 24 bits 30 bits Interface 0.5 Gbps / lane 2.0 Gbps / lane With DSC Display Bandwidth 1.3 Gbps 29.9 Gbps 24
  • 25. © 2021 MIPI Alliance, Inc. • Benefits • Reduce bandwidth • Save power • Lower EMI • Lower cost • Smaller footprint • Less pins • Lower switching frequencies Use Case: Mobile and Tablet Applications 25
  • 26. © 2021 MIPI Alliance, Inc. D-PHY Speed/Display Resolution Resolution FHD (1080x1920) WQHD (1440x2560) WQXGA (1600x2560) UHD (2160x3840) WQUXGA (2400x3840) 5K (2880x5120) 8K (4320x8192) Bandwidth 3.58Gbps 6.37Gbps 7.08Gbps 14.33Gbps 15.93Gbps 25.49Gbps 61.16Gbps No compression 3 lanes 6 or 8 lanes 6 or 8 lanes N/A N/A N/A N/A 2x compression 2 lanes 3 lanes 3 lanes 8 or 6 lanes 8 or 6 lanes N/A N/A 3x compression 1 lane 2 lanes 2 lanes 4 lanes 4 lanes 8 lanes N/A D-PHY v1.1 1.5 Gbps / lane Resolution FHD (1080x1920) WQHD (1440x2560) WQXGA (1600x2560) UHD (2160x3840) WQUXGA (2400x3840) 5K (2880x5120) 8K (4320x8192) Bandwidth 3.58Gbps 6.37Gbps 7.08Gbps 14.33Gbps 15.93Gbps 25.49Gbps 61.16Gbps No compression 2 lanes 3 lanes 3 lanes 8 or 6 lanes 8 lanes N/A N/A 2x compression 1 lane 2 lanes 2 lanes 3 lanes 4 lanes 8 or 6 lanes N/A 3x compression 1 lane 1 lane 1 lane 2 lanes 3 lanes 4 lanes N/A D-PHY v1.2 2.5 Gbps / lane 26
  • 27. © 2021 MIPI Alliance, Inc. AR/VR Market • Challenges • Requires 2 displays at higher resolution, higher PPI, higher refresh rates • Tethered HMD • Cables are running out of bandwidth • Wireless HMD • Bandwidth, power management, and miniaturization are huge obstacles 27
  • 28. © 2021 MIPI Alliance, Inc. Applications • Images captured by 3D camera • Video and graphics processed by AR processor and GPU • L/R video streams sent to micro-displays (DSI-2 Link) • Video stored inside micro- display driver IC (Frame Buffer) Benefits • Lower bandwidth • Smaller RAM buffer • Power and $ savings • Low latency Use Case: AR Head-Mounted Display (HMD) HMD AR System With Frame Buffer 28
  • 29. © 2021 MIPI Alliance, Inc. • The number of displays and cameras in cars is increasing rapidly • ADAS, ACAS, infotainment, control panels, rear seat displays, head-up displays, side and rearview mirrors, … • 1-3 displays → 10-12 displays • 1 camera → 5-10 cameras • 2-5 sensors → 10-20 sensors Automotive Market Display Type Spatial Resolution DPI (pix / inch) Bandwidth Req. @ 60 Hz refresh Mid-range car HD 1280 x 720 100 1.8 Gbps High-end car FHD 1920 x 1080 200 3.6 Gbps Next-gen. car UHD 3860 x 2160 400 14.4 Gbps 29
  • 30. © 2021 MIPI Alliance, Inc. Automotive Video Applications Benefits • Smaller bandwidth required for multiple feeds • Low latency • Save on expensive cabling • Lower EMI MIPI A-PHYSM Bridge MIPI A-PHYSM Bridge 30
  • 31. © 2021 MIPI Alliance, Inc. Integrated IP Subsystem Solution 31
  • 32. © 2021 MIPI Alliance, Inc. Host IP Subsystem Integration Dual link configuration shown; single link also supported. Dotted line shows second link. MIPI DSI-2SM Host Controller MIPI DSI-2SM Host Controller MIPI C-PHYSM /D-PHYSM MIPI C-PHYSM /D-PHYSM 32
  • 33. © 2021 MIPI Alliance, Inc. • Encrypted synthesizable RTL code • 100% verification coverage using a comprehensive UVM verification environment • Functional and structural verification coverage reports • IP testbench for post-synthesis verification • Comprehensive integration guide • Technical support DSI-2 DSC IP Subsystem Deliverables • Data Sheet/Specifications • Integration guidelines • GDS II data base • LEF file • LVS netlist • Timing model • Verilog model • IBIS model • RTL • Test Benches • First-class customer support through production • DSI-2 Controller Core – Source Code • Fully configured for application • Fully integrated and verified with D/C-PHY • User Guide, integration guide, timing constraints • Optional FPGA prototyping • Testbench – Source Code • DSI-2 Peripheral or Host Testbench with DSI-2 Host or DSI-2 Peripheral BFM and C-PHY/D-PHY Behavioral Model • Expert Technical Support • One year of expert technical support • Optional services available (IP customization, logic development, etc.) DSI-2 Controller Core Deliverables DSC 1.2a IP Core Deliverables C-PHY / D-PHY IP Core Deliverables 33
  • 34. © 2021 MIPI Alliance, Inc. • Lower project risk with a fully integrated and verified IP solution • Maximized functionality and availability of all MIPI DSI-2 operating modes • Optimized for ASIC design performance (PPA) • Accelerate ASIC and SoC time to market • Immediate availability IP Integration Benefits and Conclusion 34
  • 35. © 2021 MIPI Alliance, Inc. Demo View a demo of the IP subsystem later today 08:05 to 08:15 PDT 35
  • 36. © 2021 MIPI Alliance, Inc. More Information www.rambus.com rcg@rambus.com www.hardent.com info@hardent.com www.mixel.com info@mixel.com 36
  • 37. © 2021 MIPI Alliance, Inc. 37