SlideShare une entreprise Scribd logo
1  sur  4
Télécharger pour lire hors ligne
International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056
Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072
© 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1135
Design Of Low Power High Density SRAM Bit Cell
Acida V.V.1, Mohamed Salih K.K.2
1Mtech Scholar Department of ECE, GECI,Kerala,India
2Assistant professor, Department of ECE, GECI, Kerala,India
---------------------------------------------------------------------***---------------------------------------------------------------------
Abstract - Power and area minimization is a
critical concern for modern electronic industry. Low power
SRAMs are essential in today's electronic gadgets as the
demand of battery operated portabledevicesisincreased. This
work is the design of a SRAM bit cell for minimizing the area
and power consumption. Basic SRAM cell isconsiderably more
complex and occupies a larger areaascomparedtoDRAMcell.
Proposed work has a 4 transistor SRAM with approximately
40% less power consumption than that of conventional 6T
SRAM. The area also reduced by 35%. 4T SRAM cell have a
single access transistor to perform the read write operation.
Cadence Virtuoso simulation in standard 180nm CMOS
technology confirms all results obtained from this work.
Key Words: CMOS, 6T SRAM,4T SRAM,180nm,Power
consumption
1. INTRODUCTION
Memory structures have become indivisible part of
modern VLSI systems. Semiconductor memory is presently
not only just stand alone memory chip but also an integral
part of complex VLSI systems. The predominantcriterion for
optimization is often to squeeze in as much as memory as
possible in a given area. This trend toward portable
computing has led to power issues in memory[1] .The trend
of scaling of device sizes, very low threshold voltage, and
ultra-thin gate oxide have increasingly been challenged by
variability, and therefore, by reliability-relatedissues.These
unwanted variations, in turn, can result in excessive
subthreshold leakage, reverse diode leakage, and power
dissipation which undesirably affect the stabilityandenergy
consumption[2]_[3].
Many modelling techniques have been proposed to
minimize the negative impact of process, operation,
environmental effects, and/or aging-related variations on
energy efficiency, reliability, and yield in SRAM and cache,
including chip-area models power/leakage models, access-
time models, and failure probability models. Newer
techniques can also be used to combat process variations
such as adaptive body biasing (ABB) or chip-by-chip
resource resizing in various micro-architectural structures .
However, these either have inherent costs, must be applied
with great caution, or require modification of the chip
architecture. Such costly complications demonstrate the
importance of inexpensive and earlymodellingtodetermine
an optimal design that will allow the SRAM to improve its
energy efficiency while being more tolerant of variations.
A typical SRAM cell uses two PMOS and two NMOS
transistors forming a latch and access transistors. Access
transistors enable access to the cell during read and write
operations and provide cell isolation. Duringtheunaccessed
state an SRAM cell is designed to provide non-destructive
read access, write capability and data storage (or data
retention) for as long as cell is powered. In general, the cell
design must strike a balance between cell area, robustness,
speed, leakage and yield. Power cannot be reduced
indefinitely without compromising with other parameters
like cell area and speed of operation.
In this paper we introduce a design of SRAMbitcell
using 4 transistors. In this approach the power and area is
efficiently reduced. The main contributions of this paper
include: (1)Design of a conventional 6T SRAM in 180nm
CMOS technology by Cadence Virtuoso tools.(2)Design for
new 4T SRAM bit cell circuit which has lower power
consumption and more area efficiency.(3)Design 4T SRAM
bit cell with an inverter to improve the performance. (4)The
power and area of the conventional 6T SRAM is compared
with the proposed 4T SRAM bit cell design.
2. CONVENTIONAL 6T SRAM BIT CELL
SRAM is a bistable element used to data as voltage
potential. It consist of a cross coupled inverter. There are
different type of SRAM configurations available. Most
common one is conventional 6T SRAM .
The basic 6T SRAM cell consist of cross coupled
CMOS inverters. The supply current drawn by this 6T
SRAM cell is limited to the leakage current of transistors
in the stable state. The inverter usually have a large nMOS
width as compared to the pMOS width. This often causes
switch threshold of inverter to be close to nMOS threshold
International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056
Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072
© 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1136
voltages. Basic 6T configuration is given below.
Fig -1 6T SRAM
With the help transistors NM3 and NM4, the data can be
either accessed or written into the cell. These two cross-
coupled inverters are used for storing one bit of information
at a time (either 0 or 1).Data are often written by drivingWL
high and amplifier driving the lines BL & BLB with
knowledge with complementary values. This circuit is
designed and implemented using CADENCE VIRTUOSO tool.
This circuit is designed using 180nm technology. The
schematic is shown in fig.2
Fig -2 Schematic of 6T SRAM in 180nm
3. PROPOSED 4T SRAM BIT CELL
The proposed SRAM design consist of 4 transistors which
will reduce power consumption and also improve area
efficiency of memory cell. Here the number of transistors
reduced from 6 to 4 by modifying the circuit .The power
consumption is further reduced by transistor scaling, i.e.,
varying the W/L ratio of transistors. Fig.3 shows the
proposed circuit diagram of 4T SRAM.
Fig -3 4T SRAM
The design of 4T SRAM is connected with gettingan
appropriate ratio of pass transistors with respect to pull
down transistors, i.e., the aspect ratio of the cell. It is clear
that the aspect ratio of the cell should ensure that no time
the internal voltages rise to a value largeenoughtoupsetthe
cell state. We should note that energy dissipation due to
discharge of bit line capacitance is considerably larger than
the energy required to switch the cell.
During READ/WRITE operation, a high-node level
in the SRAM cell is lower than a supply voltage (Vdd) by a
threshold voltage of the transfer transistor, even though
both bit lines are pre charged at Vdd.Thisisbecausetransfer
gates operate as source-follower circuits when the cell is
selected. After closing the transfer gate, current through the
load element raises the high-node level to (Vdd) but it takes
an order of milliseconds since the current is, in most cases,
1–10pA. During this transient time as well as READ/WRITE
operation itself, this 4T-SRAM cell is very unstable against
noise from peripheral circuits because of less critical charge.
When a “0” is to be written in the cell, the load and
driver transistors have to be ON and there is a feedback
mechanism between the ST andSTBnode.SotheSTBnodeis
pulled to ground by drive transistor and STB node has been
pulled to VDD by load transistor. When a “1” has to be
written to bit cell the load and driver transistorismadeto be
OFF.
The read operation is initiatedbyenablingtheword
line (WL) and connecting the precharged bit lines, BL and
BLB, to the internal nodes of the cell. Upon read access, the
bit line voltage VBL remains at the precharge level. The
complementary bit line voltage VBLB is discharged through
transistors connected in series. Effectively, transistors NG1
and PG1 form a voltage divider whose output is now no
longer at zero volts and is connected to the input of inverter
P1 and N1. Sizing of NG1 and PG1 should ensure that
inverter P1 and N1 do not switch causing a destructive read.
The static memory SRAM with 4 transistor topology has
been designed using the CADENCE Virtuoso tool. The figure
shows the schematic of the 4T SRAM. The layout of the
circuit is shown in the Fig.4 From the layout we can see the
area is reduced than that of the 6T SRAM.
International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056
Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072
© 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1137
Fig -4 Schematic of Proposed 4T SRAM
4. TRANSIENT RESPONSE OF 6T & 4T SRAM BIT
CELLS
By doing the transient analysis of SRAM cell we
generate the transient response of 6T & 4TSRAM.Fig5&Fig
6 shows the transient responses of 6T & 4T
respectively.From the transient responsetheaveragepower
in the SRAM cell can be calculated using “psf” function and
the virtuoso calculator.
The average power obtained for the 6T SRAM cell is
9.468*10^-9W. Power obtained in the reference paper is
5.361*10^-9W .The average power is calculated using
virtuoso calculator. The average power is 5.556*10^-15W .
The average power of 4T SRAM is approximately 40%lower
than that of the 6T SRAM.
Fig-5 Transient response of 6T SRAM
Fig-6 Transient response of 4T SRAM
5. LAYOUT OF 6T & 4T SRAM BIT CELLS
Another design criterion was reducing the area, to analyze
area of SRAM bit cell we need to generate the layout of the
circuits. The layout of 6T SRAM is generated and analysed
using virtuoso. The DRC check and LVS analysis is carried
out. Layout is shown in fig.7
Fig -7 layout of 6T SRAM
The layout of the circuit is shown in the fig.8. From the
layout we can see the area is reduced than that of the 6T
SRAM.
International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056
Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072
© 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1138
Table -1: Result analysis of different SRAM configurations
SL.NO. SRAM Topology
Power Area
1 6T SRAM 9.468*10^-9W 54.21μm²
2
4T SRAM 5.556*10^-15W 19.22μm²
6. CONCLUSIONS
In this project an existing conventional 6T SRAM is
implemented using 180nm CMOS technology with supply
voltage 1.1V and threshold voltage 0.18V. A new 4T SRAM
circuit is designed which reduces the power consumption as
well as area of the memory cell. Both conventional and
proposed circuits are implemented and their area and
power is calculated. It is found that the power is reduced
approximately 40% in 4T SRAM than that of 6T SRAM.
The area of bit cell is calculated by generating the
layout of both 6T SRAM and 4T SRAM. The layouts of existing
6T SRAM in 180nm technology and the proposed 4T SRAM is
implemented in Cadence. The new cell size is 35.45% smaller
than a conventional six-transistor cell using same design
rules.
REFERENCES
[1] Jeren Samandari and Richard Hughey,” Power energy
minimization techniques for variability aware high
performance 6T SRAM” in IEEE Transaction on Very
Large Scale Integration (VLSI) Systems, Vol. 10, NO.
5,March 2016M. Young, The Technical Writer’s
Handbook. Mill Valley, CA: University Science, 1989.
[2] A. Asenov, A. R. Brown, J. H. Davies, S. Kaya, and G.
Slavcheva,``Simulation of intrinsic parameter
fluctuations in decananometer and nanometer-scale
MOSFETs,'' IEEE Trans. Electron Devices, vol. 50, no. 9,
pp. 1837_1852, Sep. 2003.
[3] T. Mizuno, J. Okumtura, and A. Toriumi, ``Experimental
study of threshold voltage _uctuation due to statistical
variation of channel dopant numberinMOSFET's,''IEEE
Trans. Electron Devices, vol. 41, no. 11, pp. 2216_2221,
Nov. 1994.
[4] H. Sasaki et al., ``1.5 nm direct-tunneling gate oxide Si
MOSFET's,''IEEE Trans. Electron Devices, vol. 43, no. 8,
pp. 1233_1242, Aug. 1996.
[5] M. Kumar, M. A. Hussain, and L. L. K. Singh, ``Design of a
low power high speed ALU in 45 nm using GDI
technique and its performance comparison,'' in Proc.
2nd Int. Conf. Commun. Comput. Inf. Sci., 2011, pp.
458_463.
[6] Jaydeep P.Kulkarni,and Kaushik Roy,“Ultralow-Voltage
Process-Variation-Tolerant Schmitt-Trigger-Based
SRAM Design” IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 20, No. 2, February
2012
[7] Mayank Shastri, Mayank Shastri,” Read Write Stability
With Leakage Minimization Of 4t Sram Cell For Nano
Cmos Technology”, IJCTA | SPT-OCT 2011
[8] 24.N. H. E. Weste, D. Harris, and A. Banerjee, CMOS VLSI
Design: A Circuits and Systems Perspective, 3rd ed.
Delhi, India: Pearson Education, 2006.
[9] 25 J.B. Kulo & J.H. Lou “Low voltage CMOS VLSI circuits
”,a Wiley Interscience publication
[10] 26. Koushik Roy and Sharth CPrasad,“LowpowerCMOS
VLSI circuit design” Wiley Interscience publication.

Contenu connexe

Tendances

Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
IJECEIAES
 
Booklet of Mechatronics Systems
Booklet of Mechatronics SystemsBooklet of Mechatronics Systems
Booklet of Mechatronics Systems
Andrew Sergeyev
 

Tendances (18)

Characterization of 6T CMOS SRAM in 65nm and 120nm Technology using Low Power...
Characterization of 6T CMOS SRAM in 65nm and 120nm Technology using Low Power...Characterization of 6T CMOS SRAM in 65nm and 120nm Technology using Low Power...
Characterization of 6T CMOS SRAM in 65nm and 120nm Technology using Low Power...
 
Design & Implementation of Subthreshold Memory Cell design based on the prima...
Design & Implementation of Subthreshold Memory Cell design based on the prima...Design & Implementation of Subthreshold Memory Cell design based on the prima...
Design & Implementation of Subthreshold Memory Cell design based on the prima...
 
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
 
Ijmsr 2016-12
Ijmsr 2016-12Ijmsr 2016-12
Ijmsr 2016-12
 
International Journal of Engineering Research and Development (IJERD)
International Journal of Engineering Research and Development (IJERD)International Journal of Engineering Research and Development (IJERD)
International Journal of Engineering Research and Development (IJERD)
 
Busbar protection LEC 1
Busbar protection  LEC 1Busbar protection  LEC 1
Busbar protection LEC 1
 
Busbar protection LEC 2.pptx
Busbar protection LEC 2.pptxBusbar protection LEC 2.pptx
Busbar protection LEC 2.pptx
 
Design and Simulation of PFC Converter for Brushless SRM Drive
Design and Simulation of PFC Converter for Brushless SRM DriveDesign and Simulation of PFC Converter for Brushless SRM Drive
Design and Simulation of PFC Converter for Brushless SRM Drive
 
Tsp cmc 46872
Tsp cmc 46872Tsp cmc 46872
Tsp cmc 46872
 
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITSVOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
 
The International Journal of Engineering and Science (The IJES)
The International Journal of Engineering and Science (The IJES)The International Journal of Engineering and Science (The IJES)
The International Journal of Engineering and Science (The IJES)
 
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram CellA Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
 
Single supply 3 t gain-cell for low-voltage low-power applications
Single supply 3 t gain-cell for low-voltage low-power applicationsSingle supply 3 t gain-cell for low-voltage low-power applications
Single supply 3 t gain-cell for low-voltage low-power applications
 
Bus Bar protection
Bus Bar protectionBus Bar protection
Bus Bar protection
 
IRJET- Adaptive Observer-Based Fault Estimation for DFIG based Wind Turbine S...
IRJET- Adaptive Observer-Based Fault Estimation for DFIG based Wind Turbine S...IRJET- Adaptive Observer-Based Fault Estimation for DFIG based Wind Turbine S...
IRJET- Adaptive Observer-Based Fault Estimation for DFIG based Wind Turbine S...
 
Memory base
Memory baseMemory base
Memory base
 
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
 
Booklet of Mechatronics Systems
Booklet of Mechatronics SystemsBooklet of Mechatronics Systems
Booklet of Mechatronics Systems
 

Similaire à Design of Low Power High Density SRAM Bit Cell

10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project Report10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project Report
Jie Song
 

Similaire à Design of Low Power High Density SRAM Bit Cell (20)

IRJET- Comparative Analysis of High Speed SRAM Cell for 90nm CMOS Technology
IRJET- Comparative Analysis of High Speed SRAM Cell for 90nm CMOS TechnologyIRJET- Comparative Analysis of High Speed SRAM Cell for 90nm CMOS Technology
IRJET- Comparative Analysis of High Speed SRAM Cell for 90nm CMOS Technology
 
Power analysis of 4 t sram by stacking technique using tanner tool
Power analysis of 4 t sram by stacking technique using tanner toolPower analysis of 4 t sram by stacking technique using tanner tool
Power analysis of 4 t sram by stacking technique using tanner tool
 
Implementation of High Reliable 6T SRAM Cell Design
Implementation of High Reliable 6T SRAM Cell DesignImplementation of High Reliable 6T SRAM Cell Design
Implementation of High Reliable 6T SRAM Cell Design
 
Design and Performance Evaluation of a 64-bit SRAM Memory Array Utilizing Mod...
Design and Performance Evaluation of a 64-bit SRAM Memory Array Utilizing Mod...Design and Performance Evaluation of a 64-bit SRAM Memory Array Utilizing Mod...
Design and Performance Evaluation of a 64-bit SRAM Memory Array Utilizing Mod...
 
Advantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMAdvantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAM
 
Advantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMAdvantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAM
 
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic LogicIRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
 
10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project Report10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project Report
 
Implementation of an Efficient SRAM for Ultra-Low Voltage Application Based o...
Implementation of an Efficient SRAM for Ultra-Low Voltage Application Based o...Implementation of an Efficient SRAM for Ultra-Low Voltage Application Based o...
Implementation of an Efficient SRAM for Ultra-Low Voltage Application Based o...
 
250nm Technology Based Low Power SRAM Memory
250nm Technology Based Low Power SRAM Memory250nm Technology Based Low Power SRAM Memory
250nm Technology Based Low Power SRAM Memory
 
Design and Simulation Low power SRAM Circuits
Design and Simulation Low power SRAM CircuitsDesign and Simulation Low power SRAM Circuits
Design and Simulation Low power SRAM Circuits
 
Study and Analysis of Low Power SRAM Memory Array at nano-scaled Technology
Study and Analysis of Low Power SRAM Memory Array at nano-scaled TechnologyStudy and Analysis of Low Power SRAM Memory Array at nano-scaled Technology
Study and Analysis of Low Power SRAM Memory Array at nano-scaled Technology
 
Average and Static Power Analysis of a 6T and 7T SRAM Bit-Cell at 180nm, 90nm...
Average and Static Power Analysis of a 6T and 7T SRAM Bit-Cell at 180nm, 90nm...Average and Static Power Analysis of a 6T and 7T SRAM Bit-Cell at 180nm, 90nm...
Average and Static Power Analysis of a 6T and 7T SRAM Bit-Cell at 180nm, 90nm...
 
IMPLEMENTATION OF LOW POWER ADIABATIC SRAM
IMPLEMENTATION OF LOW POWER ADIABATIC SRAMIMPLEMENTATION OF LOW POWER ADIABATIC SRAM
IMPLEMENTATION OF LOW POWER ADIABATIC SRAM
 
Kc2517811784
Kc2517811784Kc2517811784
Kc2517811784
 
Kc2517811784
Kc2517811784Kc2517811784
Kc2517811784
 
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
 
Optimized CAM Design
Optimized CAM DesignOptimized CAM Design
Optimized CAM Design
 
30_Design.pdf
30_Design.pdf30_Design.pdf
30_Design.pdf
 
IMPLEMENTATION OF LOW POWER ADIABATIC SRAM
IMPLEMENTATION OF LOW POWER ADIABATIC SRAMIMPLEMENTATION OF LOW POWER ADIABATIC SRAM
IMPLEMENTATION OF LOW POWER ADIABATIC SRAM
 

Plus de IRJET Journal

Plus de IRJET Journal (20)

TUNNELING IN HIMALAYAS WITH NATM METHOD: A SPECIAL REFERENCES TO SUNGAL TUNNE...
TUNNELING IN HIMALAYAS WITH NATM METHOD: A SPECIAL REFERENCES TO SUNGAL TUNNE...TUNNELING IN HIMALAYAS WITH NATM METHOD: A SPECIAL REFERENCES TO SUNGAL TUNNE...
TUNNELING IN HIMALAYAS WITH NATM METHOD: A SPECIAL REFERENCES TO SUNGAL TUNNE...
 
STUDY THE EFFECT OF RESPONSE REDUCTION FACTOR ON RC FRAMED STRUCTURE
STUDY THE EFFECT OF RESPONSE REDUCTION FACTOR ON RC FRAMED STRUCTURESTUDY THE EFFECT OF RESPONSE REDUCTION FACTOR ON RC FRAMED STRUCTURE
STUDY THE EFFECT OF RESPONSE REDUCTION FACTOR ON RC FRAMED STRUCTURE
 
A COMPARATIVE ANALYSIS OF RCC ELEMENT OF SLAB WITH STARK STEEL (HYSD STEEL) A...
A COMPARATIVE ANALYSIS OF RCC ELEMENT OF SLAB WITH STARK STEEL (HYSD STEEL) A...A COMPARATIVE ANALYSIS OF RCC ELEMENT OF SLAB WITH STARK STEEL (HYSD STEEL) A...
A COMPARATIVE ANALYSIS OF RCC ELEMENT OF SLAB WITH STARK STEEL (HYSD STEEL) A...
 
Effect of Camber and Angles of Attack on Airfoil Characteristics
Effect of Camber and Angles of Attack on Airfoil CharacteristicsEffect of Camber and Angles of Attack on Airfoil Characteristics
Effect of Camber and Angles of Attack on Airfoil Characteristics
 
A Review on the Progress and Challenges of Aluminum-Based Metal Matrix Compos...
A Review on the Progress and Challenges of Aluminum-Based Metal Matrix Compos...A Review on the Progress and Challenges of Aluminum-Based Metal Matrix Compos...
A Review on the Progress and Challenges of Aluminum-Based Metal Matrix Compos...
 
Dynamic Urban Transit Optimization: A Graph Neural Network Approach for Real-...
Dynamic Urban Transit Optimization: A Graph Neural Network Approach for Real-...Dynamic Urban Transit Optimization: A Graph Neural Network Approach for Real-...
Dynamic Urban Transit Optimization: A Graph Neural Network Approach for Real-...
 
Structural Analysis and Design of Multi-Storey Symmetric and Asymmetric Shape...
Structural Analysis and Design of Multi-Storey Symmetric and Asymmetric Shape...Structural Analysis and Design of Multi-Storey Symmetric and Asymmetric Shape...
Structural Analysis and Design of Multi-Storey Symmetric and Asymmetric Shape...
 
A Review of “Seismic Response of RC Structures Having Plan and Vertical Irreg...
A Review of “Seismic Response of RC Structures Having Plan and Vertical Irreg...A Review of “Seismic Response of RC Structures Having Plan and Vertical Irreg...
A Review of “Seismic Response of RC Structures Having Plan and Vertical Irreg...
 
A REVIEW ON MACHINE LEARNING IN ADAS
A REVIEW ON MACHINE LEARNING IN ADASA REVIEW ON MACHINE LEARNING IN ADAS
A REVIEW ON MACHINE LEARNING IN ADAS
 
Long Term Trend Analysis of Precipitation and Temperature for Asosa district,...
Long Term Trend Analysis of Precipitation and Temperature for Asosa district,...Long Term Trend Analysis of Precipitation and Temperature for Asosa district,...
Long Term Trend Analysis of Precipitation and Temperature for Asosa district,...
 
P.E.B. Framed Structure Design and Analysis Using STAAD Pro
P.E.B. Framed Structure Design and Analysis Using STAAD ProP.E.B. Framed Structure Design and Analysis Using STAAD Pro
P.E.B. Framed Structure Design and Analysis Using STAAD Pro
 
A Review on Innovative Fiber Integration for Enhanced Reinforcement of Concre...
A Review on Innovative Fiber Integration for Enhanced Reinforcement of Concre...A Review on Innovative Fiber Integration for Enhanced Reinforcement of Concre...
A Review on Innovative Fiber Integration for Enhanced Reinforcement of Concre...
 
Survey Paper on Cloud-Based Secured Healthcare System
Survey Paper on Cloud-Based Secured Healthcare SystemSurvey Paper on Cloud-Based Secured Healthcare System
Survey Paper on Cloud-Based Secured Healthcare System
 
Review on studies and research on widening of existing concrete bridges
Review on studies and research on widening of existing concrete bridgesReview on studies and research on widening of existing concrete bridges
Review on studies and research on widening of existing concrete bridges
 
React based fullstack edtech web application
React based fullstack edtech web applicationReact based fullstack edtech web application
React based fullstack edtech web application
 
A Comprehensive Review of Integrating IoT and Blockchain Technologies in the ...
A Comprehensive Review of Integrating IoT and Blockchain Technologies in the ...A Comprehensive Review of Integrating IoT and Blockchain Technologies in the ...
A Comprehensive Review of Integrating IoT and Blockchain Technologies in the ...
 
A REVIEW ON THE PERFORMANCE OF COCONUT FIBRE REINFORCED CONCRETE.
A REVIEW ON THE PERFORMANCE OF COCONUT FIBRE REINFORCED CONCRETE.A REVIEW ON THE PERFORMANCE OF COCONUT FIBRE REINFORCED CONCRETE.
A REVIEW ON THE PERFORMANCE OF COCONUT FIBRE REINFORCED CONCRETE.
 
Optimizing Business Management Process Workflows: The Dynamic Influence of Mi...
Optimizing Business Management Process Workflows: The Dynamic Influence of Mi...Optimizing Business Management Process Workflows: The Dynamic Influence of Mi...
Optimizing Business Management Process Workflows: The Dynamic Influence of Mi...
 
Multistoried and Multi Bay Steel Building Frame by using Seismic Design
Multistoried and Multi Bay Steel Building Frame by using Seismic DesignMultistoried and Multi Bay Steel Building Frame by using Seismic Design
Multistoried and Multi Bay Steel Building Frame by using Seismic Design
 
Cost Optimization of Construction Using Plastic Waste as a Sustainable Constr...
Cost Optimization of Construction Using Plastic Waste as a Sustainable Constr...Cost Optimization of Construction Using Plastic Waste as a Sustainable Constr...
Cost Optimization of Construction Using Plastic Waste as a Sustainable Constr...
 

Dernier

Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
9953056974 Low Rate Call Girls In Saket, Delhi NCR
 
DeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakesDeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakes
MayuraD1
 
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
mphochane1998
 
Integrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - NeometrixIntegrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - Neometrix
Neometrix_Engineering_Pvt_Ltd
 
notes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.pptnotes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.ppt
MsecMca
 
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills KuwaitKuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
jaanualu31
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Kandungan 087776558899
 
+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...
+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...
+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...
Health
 

Dernier (20)

Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
 
data_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdfdata_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdf
 
DeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakesDeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakes
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
 
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
 
Block diagram reduction techniques in control systems.ppt
Block diagram reduction techniques in control systems.pptBlock diagram reduction techniques in control systems.ppt
Block diagram reduction techniques in control systems.ppt
 
Rums floating Omkareshwar FSPV IM_16112021.pdf
Rums floating Omkareshwar FSPV IM_16112021.pdfRums floating Omkareshwar FSPV IM_16112021.pdf
Rums floating Omkareshwar FSPV IM_16112021.pdf
 
Integrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - NeometrixIntegrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - Neometrix
 
Double Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torqueDouble Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torque
 
Computer Lecture 01.pptxIntroduction to Computers
Computer Lecture 01.pptxIntroduction to ComputersComputer Lecture 01.pptxIntroduction to Computers
Computer Lecture 01.pptxIntroduction to Computers
 
notes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.pptnotes on Evolution Of Analytic Scalability.ppt
notes on Evolution Of Analytic Scalability.ppt
 
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptxA CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
 
HAND TOOLS USED AT ELECTRONICS WORK PRESENTED BY KOUSTAV SARKAR
HAND TOOLS USED AT ELECTRONICS WORK PRESENTED BY KOUSTAV SARKARHAND TOOLS USED AT ELECTRONICS WORK PRESENTED BY KOUSTAV SARKAR
HAND TOOLS USED AT ELECTRONICS WORK PRESENTED BY KOUSTAV SARKAR
 
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills KuwaitKuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
 
Minimum and Maximum Modes of microprocessor 8086
Minimum and Maximum Modes of microprocessor 8086Minimum and Maximum Modes of microprocessor 8086
Minimum and Maximum Modes of microprocessor 8086
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
 
Online food ordering system project report.pdf
Online food ordering system project report.pdfOnline food ordering system project report.pdf
Online food ordering system project report.pdf
 
+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...
+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...
+97470301568>> buy weed in qatar,buy thc oil qatar,buy weed and vape oil in d...
 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.ppt
 
Design For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startDesign For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the start
 

Design of Low Power High Density SRAM Bit Cell

  • 1. International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056 Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072 © 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1135 Design Of Low Power High Density SRAM Bit Cell Acida V.V.1, Mohamed Salih K.K.2 1Mtech Scholar Department of ECE, GECI,Kerala,India 2Assistant professor, Department of ECE, GECI, Kerala,India ---------------------------------------------------------------------***--------------------------------------------------------------------- Abstract - Power and area minimization is a critical concern for modern electronic industry. Low power SRAMs are essential in today's electronic gadgets as the demand of battery operated portabledevicesisincreased. This work is the design of a SRAM bit cell for minimizing the area and power consumption. Basic SRAM cell isconsiderably more complex and occupies a larger areaascomparedtoDRAMcell. Proposed work has a 4 transistor SRAM with approximately 40% less power consumption than that of conventional 6T SRAM. The area also reduced by 35%. 4T SRAM cell have a single access transistor to perform the read write operation. Cadence Virtuoso simulation in standard 180nm CMOS technology confirms all results obtained from this work. Key Words: CMOS, 6T SRAM,4T SRAM,180nm,Power consumption 1. INTRODUCTION Memory structures have become indivisible part of modern VLSI systems. Semiconductor memory is presently not only just stand alone memory chip but also an integral part of complex VLSI systems. The predominantcriterion for optimization is often to squeeze in as much as memory as possible in a given area. This trend toward portable computing has led to power issues in memory[1] .The trend of scaling of device sizes, very low threshold voltage, and ultra-thin gate oxide have increasingly been challenged by variability, and therefore, by reliability-relatedissues.These unwanted variations, in turn, can result in excessive subthreshold leakage, reverse diode leakage, and power dissipation which undesirably affect the stabilityandenergy consumption[2]_[3]. Many modelling techniques have been proposed to minimize the negative impact of process, operation, environmental effects, and/or aging-related variations on energy efficiency, reliability, and yield in SRAM and cache, including chip-area models power/leakage models, access- time models, and failure probability models. Newer techniques can also be used to combat process variations such as adaptive body biasing (ABB) or chip-by-chip resource resizing in various micro-architectural structures . However, these either have inherent costs, must be applied with great caution, or require modification of the chip architecture. Such costly complications demonstrate the importance of inexpensive and earlymodellingtodetermine an optimal design that will allow the SRAM to improve its energy efficiency while being more tolerant of variations. A typical SRAM cell uses two PMOS and two NMOS transistors forming a latch and access transistors. Access transistors enable access to the cell during read and write operations and provide cell isolation. Duringtheunaccessed state an SRAM cell is designed to provide non-destructive read access, write capability and data storage (or data retention) for as long as cell is powered. In general, the cell design must strike a balance between cell area, robustness, speed, leakage and yield. Power cannot be reduced indefinitely without compromising with other parameters like cell area and speed of operation. In this paper we introduce a design of SRAMbitcell using 4 transistors. In this approach the power and area is efficiently reduced. The main contributions of this paper include: (1)Design of a conventional 6T SRAM in 180nm CMOS technology by Cadence Virtuoso tools.(2)Design for new 4T SRAM bit cell circuit which has lower power consumption and more area efficiency.(3)Design 4T SRAM bit cell with an inverter to improve the performance. (4)The power and area of the conventional 6T SRAM is compared with the proposed 4T SRAM bit cell design. 2. CONVENTIONAL 6T SRAM BIT CELL SRAM is a bistable element used to data as voltage potential. It consist of a cross coupled inverter. There are different type of SRAM configurations available. Most common one is conventional 6T SRAM . The basic 6T SRAM cell consist of cross coupled CMOS inverters. The supply current drawn by this 6T SRAM cell is limited to the leakage current of transistors in the stable state. The inverter usually have a large nMOS width as compared to the pMOS width. This often causes switch threshold of inverter to be close to nMOS threshold
  • 2. International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056 Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072 © 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1136 voltages. Basic 6T configuration is given below. Fig -1 6T SRAM With the help transistors NM3 and NM4, the data can be either accessed or written into the cell. These two cross- coupled inverters are used for storing one bit of information at a time (either 0 or 1).Data are often written by drivingWL high and amplifier driving the lines BL & BLB with knowledge with complementary values. This circuit is designed and implemented using CADENCE VIRTUOSO tool. This circuit is designed using 180nm technology. The schematic is shown in fig.2 Fig -2 Schematic of 6T SRAM in 180nm 3. PROPOSED 4T SRAM BIT CELL The proposed SRAM design consist of 4 transistors which will reduce power consumption and also improve area efficiency of memory cell. Here the number of transistors reduced from 6 to 4 by modifying the circuit .The power consumption is further reduced by transistor scaling, i.e., varying the W/L ratio of transistors. Fig.3 shows the proposed circuit diagram of 4T SRAM. Fig -3 4T SRAM The design of 4T SRAM is connected with gettingan appropriate ratio of pass transistors with respect to pull down transistors, i.e., the aspect ratio of the cell. It is clear that the aspect ratio of the cell should ensure that no time the internal voltages rise to a value largeenoughtoupsetthe cell state. We should note that energy dissipation due to discharge of bit line capacitance is considerably larger than the energy required to switch the cell. During READ/WRITE operation, a high-node level in the SRAM cell is lower than a supply voltage (Vdd) by a threshold voltage of the transfer transistor, even though both bit lines are pre charged at Vdd.Thisisbecausetransfer gates operate as source-follower circuits when the cell is selected. After closing the transfer gate, current through the load element raises the high-node level to (Vdd) but it takes an order of milliseconds since the current is, in most cases, 1–10pA. During this transient time as well as READ/WRITE operation itself, this 4T-SRAM cell is very unstable against noise from peripheral circuits because of less critical charge. When a “0” is to be written in the cell, the load and driver transistors have to be ON and there is a feedback mechanism between the ST andSTBnode.SotheSTBnodeis pulled to ground by drive transistor and STB node has been pulled to VDD by load transistor. When a “1” has to be written to bit cell the load and driver transistorismadeto be OFF. The read operation is initiatedbyenablingtheword line (WL) and connecting the precharged bit lines, BL and BLB, to the internal nodes of the cell. Upon read access, the bit line voltage VBL remains at the precharge level. The complementary bit line voltage VBLB is discharged through transistors connected in series. Effectively, transistors NG1 and PG1 form a voltage divider whose output is now no longer at zero volts and is connected to the input of inverter P1 and N1. Sizing of NG1 and PG1 should ensure that inverter P1 and N1 do not switch causing a destructive read. The static memory SRAM with 4 transistor topology has been designed using the CADENCE Virtuoso tool. The figure shows the schematic of the 4T SRAM. The layout of the circuit is shown in the Fig.4 From the layout we can see the area is reduced than that of the 6T SRAM.
  • 3. International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056 Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072 © 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1137 Fig -4 Schematic of Proposed 4T SRAM 4. TRANSIENT RESPONSE OF 6T & 4T SRAM BIT CELLS By doing the transient analysis of SRAM cell we generate the transient response of 6T & 4TSRAM.Fig5&Fig 6 shows the transient responses of 6T & 4T respectively.From the transient responsetheaveragepower in the SRAM cell can be calculated using “psf” function and the virtuoso calculator. The average power obtained for the 6T SRAM cell is 9.468*10^-9W. Power obtained in the reference paper is 5.361*10^-9W .The average power is calculated using virtuoso calculator. The average power is 5.556*10^-15W . The average power of 4T SRAM is approximately 40%lower than that of the 6T SRAM. Fig-5 Transient response of 6T SRAM Fig-6 Transient response of 4T SRAM 5. LAYOUT OF 6T & 4T SRAM BIT CELLS Another design criterion was reducing the area, to analyze area of SRAM bit cell we need to generate the layout of the circuits. The layout of 6T SRAM is generated and analysed using virtuoso. The DRC check and LVS analysis is carried out. Layout is shown in fig.7 Fig -7 layout of 6T SRAM The layout of the circuit is shown in the fig.8. From the layout we can see the area is reduced than that of the 6T SRAM.
  • 4. International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056 Volume: 04 Issue: 04 | June -2017 www.irjet.net p-ISSN: 2395-0072 © 2017, IRJET | Impact Factor value: 5.181 | ISO 9001:2008 Certified Journal | Page 1138 Table -1: Result analysis of different SRAM configurations SL.NO. SRAM Topology Power Area 1 6T SRAM 9.468*10^-9W 54.21μm² 2 4T SRAM 5.556*10^-15W 19.22μm² 6. CONCLUSIONS In this project an existing conventional 6T SRAM is implemented using 180nm CMOS technology with supply voltage 1.1V and threshold voltage 0.18V. A new 4T SRAM circuit is designed which reduces the power consumption as well as area of the memory cell. Both conventional and proposed circuits are implemented and their area and power is calculated. It is found that the power is reduced approximately 40% in 4T SRAM than that of 6T SRAM. The area of bit cell is calculated by generating the layout of both 6T SRAM and 4T SRAM. The layouts of existing 6T SRAM in 180nm technology and the proposed 4T SRAM is implemented in Cadence. The new cell size is 35.45% smaller than a conventional six-transistor cell using same design rules. REFERENCES [1] Jeren Samandari and Richard Hughey,” Power energy minimization techniques for variability aware high performance 6T SRAM” in IEEE Transaction on Very Large Scale Integration (VLSI) Systems, Vol. 10, NO. 5,March 2016M. Young, The Technical Writer’s Handbook. Mill Valley, CA: University Science, 1989. [2] A. Asenov, A. R. Brown, J. H. Davies, S. Kaya, and G. Slavcheva,``Simulation of intrinsic parameter fluctuations in decananometer and nanometer-scale MOSFETs,'' IEEE Trans. Electron Devices, vol. 50, no. 9, pp. 1837_1852, Sep. 2003. [3] T. Mizuno, J. Okumtura, and A. Toriumi, ``Experimental study of threshold voltage _uctuation due to statistical variation of channel dopant numberinMOSFET's,''IEEE Trans. Electron Devices, vol. 41, no. 11, pp. 2216_2221, Nov. 1994. [4] H. Sasaki et al., ``1.5 nm direct-tunneling gate oxide Si MOSFET's,''IEEE Trans. Electron Devices, vol. 43, no. 8, pp. 1233_1242, Aug. 1996. [5] M. Kumar, M. A. Hussain, and L. L. K. Singh, ``Design of a low power high speed ALU in 45 nm using GDI technique and its performance comparison,'' in Proc. 2nd Int. Conf. Commun. Comput. Inf. Sci., 2011, pp. 458_463. [6] Jaydeep P.Kulkarni,and Kaushik Roy,“Ultralow-Voltage Process-Variation-Tolerant Schmitt-Trigger-Based SRAM Design” IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 20, No. 2, February 2012 [7] Mayank Shastri, Mayank Shastri,” Read Write Stability With Leakage Minimization Of 4t Sram Cell For Nano Cmos Technology”, IJCTA | SPT-OCT 2011 [8] 24.N. H. E. Weste, D. Harris, and A. Banerjee, CMOS VLSI Design: A Circuits and Systems Perspective, 3rd ed. Delhi, India: Pearson Education, 2006. [9] 25 J.B. Kulo & J.H. Lou “Low voltage CMOS VLSI circuits ”,a Wiley Interscience publication [10] 26. Koushik Roy and Sharth CPrasad,“LowpowerCMOS VLSI circuit design” Wiley Interscience publication.